SPRUII0F May 2019 – June 2024 TMS320F28384D , TMS320F28384D-Q1 , TMS320F28384S , TMS320F28384S-Q1 , TMS320F28386D , TMS320F28386D-Q1 , TMS320F28386S , TMS320F28386S-Q1 , TMS320F28388D , TMS320F28388S
The eight outputs of the CLB are replicated to create 32 output signals. Each of these 32 outputs has a separate enable bit defined in the CLB output enable register, CLB_OUT_EN. The CLB outputs go to the ePWM, eCAP, eQEP and the crossbar module in the device. This allows the user to enhance the functionality of these modules with the CLB. Figure 9-9 shows the CLB outputs.
The user has the capability to disable updated to the CLB_OUT_EN register by blocking access to the register through setting the CLB_MISC_ACCESS_CTRL.BLKEN bit. The eight outputs are replicated to generate a total of 32 outputs (shown in Figure 9-9). Some of these new outputs can be used for TILE to TILE connection through the CLB Global Mux inputs.
CLBx_OUT12 through CLBx_OUT15 are unregistered and asynchronous to the CLB clock.