SPRUII0F May 2019 – June 2024 TMS320F28384D , TMS320F28384D-Q1 , TMS320F28384S , TMS320F28384S-Q1 , TMS320F28386D , TMS320F28386D-Q1 , TMS320F28386S , TMS320F28386S-Q1 , TMS320F28388D , TMS320F28388S
Table 34-67 shows which register bits can set the Transmit Clock Mode.
Register | Bit | Name | Function | Type | Reset Value | |
---|---|---|---|---|---|---|
PCR | 9 | CLKXM | Transmit clock mode | R/W | 0 | |
CLKXM = 0 | The transmitter gets the clock signal from an external source via the MCLKX pin. | |||||
CLKXM = 1 | The MCLKX pin is an output pin driven by the sample rate generator of the McBSP. |