SPRUII0F May 2019 – June 2024 TMS320F28384D , TMS320F28384D-Q1 , TMS320F28384S , TMS320F28384S-Q1 , TMS320F28386D , TMS320F28386D-Q1 , TMS320F28386S , TMS320F28386S-Q1 , TMS320F28388D , TMS320F28388S
The RFRLEN1 and RFRLEN2 bit fields (see Table 34-27) determine how many serial words are in phase 1 and in phase 2, respectively, of the receive data frame.
Register | Bit | Name | Function | Type | Reset Value | |
---|---|---|---|---|---|---|
RCR1 | 14-8 | RFRLEN1 | Receive frame length 1 | R/W | 000 0000 | |
(RFRLEN1 + 1) is the number of serial words in phase 1 of the receive frame. | ||||||
RFRLEN1 = 000 0000 | 1 word in phase 1 | |||||
RFRLEN1 = 000 0001 | 2 words in phase 1 | |||||
| | | | |||||
| | | | |||||
RFRLEN1 = 111 1111 | 128 words in phase 1 | |||||
RCR2 | 14-8 | RFRLEN2 | Receive frame length 2 | R/W | 000 0000 | |
If a dual-phase frame is selected, (RFRLEN2 + 1) is the number of serial words in phase 2 of the receive frame. | ||||||
RFRLEN2 = 000 0000 | 1 word in phase 2 | |||||
RFRLEN2 = 000 0001 | 2 words in phase 2 | |||||
| | | | |||||
| | | | |||||
RFRLEN2 = 111 1111 | 128 words in phase 2 |