SPRUII0F May 2019 – June 2024 TMS320F28384D , TMS320F28384D-Q1 , TMS320F28384S , TMS320F28384S-Q1 , TMS320F28386D , TMS320F28386D-Q1 , TMS320F28386S , TMS320F28386S-Q1 , TMS320F28388D , TMS320F28388S
Each element stores information about transmitted messages. By reading the Tx Event FIFO the Host CPU gets this information in the order the messages were transmitted. Status information about the Tx Event FIFO can be obtained from the MCAN_TXEFS register.
Figure 45-22 shows the Tx Event FIFO element structure. Table 45-13 shows the Tx Event FIFO element field descriptions.
Word | Bits | Field Name | Description |
---|---|---|---|
E0 | 31 | ESI |
Error State Indicator
|
30 | XTD |
Extended Identifier
|
|
29 | RTR |
Remote Transmission Request
|
|
28:0 | ID[28:0] |
Identifier Standard or extended identifier depending on XTD bit. A standard identifier has to be written to ID[28:18]. |
|
E1 | 31:24 | MM[7:0] |
Message Marker Copied from Tx Buffer into Tx Event FIFO element for identification of Tx message status (see also MM[7:0] field in Table 45-12). |
23:22 | ET[1:0] |
Event Type
|
|
21 | FDF |
FD Format
|
|
20 | BRS |
Bit Rate Switch
|
|
19:16 | DLC[3:0] |
Data Length Code
|
|
15:0 | TXTS[15:0] |
Tx Timestamp Timestamp Counter value captured on start of frame transmission. Resolution depending on configuration of the Timestamp Counter Prescaler MCAN_TSCC.TCP filed. |