SPRUII0F May 2019 – June 2024 TMS320F28384D , TMS320F28384D-Q1 , TMS320F28384S , TMS320F28384S-Q1 , TMS320F28386D , TMS320F28386D-Q1 , TMS320F28386S , TMS320F28386S-Q1 , TMS320F28388D , TMS320F28388S
This device supports dual-core architecture. To have a dedicated EMIF for each CPU subsystem, the device supports two EMIF modules — EMIF1 and EMIF2, as shown in Figure 12-1. Both modules are exactly the same with the same feature set, but have different address/data sizes. EMIF1 is shared between the CPU1 and CPU2 subsystem, whereas EMIF2 is dedicated to the CPU1 subsystem.
Table 12-1 gives the configuration for two EMIF modules.
EMIF1 | EMIF2 | |
---|---|---|
176-Pin Package | Yes | NA |
337- Pin Package | Yes | Yes |
Maximum Data Width | 32 | 16 |
Maximum Address Width | 22 (Some of the EMIF1 pins are muxed with each other. Refer to Section 12.2.11 for usage) | 13 |
SDRAM CSx Support | 1 (CS0) | 1 (CS0) |
ASRAM CSx Support | 3 (CS2/CS3/CS4) | 1 (CS2) |