SPRUII0F May 2019 – June 2024 TMS320F28384D , TMS320F28384D-Q1 , TMS320F28384S , TMS320F28384S-Q1 , TMS320F28386D , TMS320F28386D-Q1 , TMS320F28386S , TMS320F28386S-Q1 , TMS320F28388D , TMS320F28388S
The XWDLEN1 and XWDLEN2 bit fields (see Table 34-55) determine how many bits are in each serial word in phase 1 and in phase 2, respectively, of the transmit data frame.
Register | Bit | Name | Function | Type | Reset Value | |
---|---|---|---|---|---|---|
XCR1 | 7-5 | XWDLEN1 | Transmit word length of frame phase 1 | R/W | 000 | |
XWDLEN1 = 000b | 8 bits | |||||
XWDLEN1 = 001b | 12 bits | |||||
XWDLEN1 = 010b | 16 bits | |||||
XWDLEN1 = 011b | 20 bits | |||||
XWDLEN1 = 100b | 24 bits | |||||
XWDLEN1 = 101b | 32 bits | |||||
XWDLEN1 = 11Xb | Reserved | |||||
XCR2 | 7-5 | XWDLEN2 | Transmit word length of frame phase 2 | R/W | 000 | |
XWDLEN2 = 000b | 8 bits | |||||
XWDLEN2 = 001b | 12 bits | |||||
XWDLEN2 = 010b | 16 bits | |||||
XWDLEN2 = 011b | 20 bits | |||||
XWDLEN2 = 100b | 24 bits | |||||
XWDLEN2 = 101b | 32 bits | |||||
XWDLEN2 = 11Xb | Reserved |