SPRUII0F May 2019 – June 2024 TMS320F28384D , TMS320F28384D-Q1 , TMS320F28384S , TMS320F28384S-Q1 , TMS320F28386D , TMS320F28386D-Q1 , TMS320F28386S , TMS320F28386S-Q1 , TMS320F28388D , TMS320F28388S
The required frequency tolerance for the MCAN bit clock depends on the bit timing setup and network configuration, and can be as tight as 0.1. Since the main system clock (in the form of CM.PERx.SYSCLK) may not be precise enough, the bit clock can also be connected to AUXCLKIN or AUXPLLRAWCLK by way of the CLKSRCCTL2.MCANxBITCLKSEL bit.