SPRUIM2H May 2020 – October 2023 AM2431 , AM2432 , AM2434 , AM6411 , AM6412 , AM6421 , AM6422 , AM6441 , AM6442
There are two R5FSS subsystems integrated in the device MAIN domain - R5FSS0 and R5FSS1. Figure 6-153 and Figure 6-52 show the integration of R5FSS0 and R5FSS1, respectively.
Table 6-114 describes which R5F is available in each configuration of cores.
Module Instance | Attributes | ||||
Power Sleep Controller | Power Domain | Module Domain | Interconnect | ||
R5FSS0 | R5FSS0_CORE0 | PSC0 | PD4 | LPSC24 | MCU_CBASS0 |
R5FSS0_CORE1 | PSC0 | PD4 | LPSC25 | MCU_CBASS0 | |
R5FSS1 | R5FSS1_CORE0 | PSC0 | PD5 | LPSC27 | MCU_CBASS0 |
R5FSS1_CORE1 | PSC0 | PD5 | LPSC28 | MCU_CBASS0 |
Clocks | |||||
Module Instance | Module Clock Input | Source Clock Signal | Source | Description | |
R5FSS0 | R5FSS0_CORE0_FCLK | MAIN_PLL14_HSDIV0_CLKOUT | MAIN_PLL14 | R5FSS0_CORE0 functional clock | |
R5FSS0_CORE0_ICLK | MAIN_PLL14_HSDIV0_CLKOUT/4 | MAIN_PLL14 | R5FSS0_CORE0 interface clock | ||
R5FSS0_CORE1_FCLK | MAIN_PLL14_HSDIV0_CLKOUT | MAIN_PLL14 | R5FSS0_CORE1 functional clock | ||
R5FSS0_CORE1_ICLK | MAIN_PLL14_HSDIV0_CLKOUT/4 | MAIN_PLL14 | R5FSS0_CORE1 interface clock | ||
R5FSS1 | R5FSS1_CORE0_FCLK | MAIN_PLL14_HSDIV1_CLKOUT | MAIN_PLL14 | R5FSS1_CORE0 functional clock | |
R5FSS1_CORE0_ICLK | MAIN_PLL14_HSDIV1_CLKOUT/4 | MAIN_PLL14 | R5FSS1_CORE0 interface clock | ||
R5FSS1_CORE1_FCLK | MAIN_PLL14_HSDIV1_CLKOUT | MAIN_PLL14 | R5FSS1_CORE1 functional clock | ||
R5FSS1_CORE1_ICLK | MAIN_PLL14_HSDIV1_CLKOUT/4 | MAIN_PLL14 | R5FSS1_CORE1 interface clock | ||
Resets | |||||
Module Instance | Module Reset Input | Source Reset Signal | Source | Description | |
R5FSS0 | R5FSS0_CORE0_RST | MOD_G_RST | LPSC24 | R5FSS0_CORE0 main reset | |
R5FSS0_CORE0_DBG_RST | MOD_DBG_POR_RST | LPSC24 | R5FSS0_CORE0 debug reset (APB excluded) | ||
R5FSS0_CORE1_RST | MOD_G_RST | LPSC25 | R5FSS0_CORE1 main reset | ||
R5FSS0_CORE1_DBG_RST | MOD_POR_RST | LPSC25 | R5FSS0_CORE1 debug reset (APB excluded) | ||
R5FSS1 | R5FSS1_CORE0_RST | MOD_G_RST | LPSC27 | R5FSS1_CORE0 main reset | |
R5FSS1_CORE0_DBG_RST | MOD_POR_RST | LPSC27 | R5FSS1_CORE0 debug reset (APB excluded) | ||
R5FSS1_CORE1_RST | MOD_G_RST | LPSC28 | R5FSS1_CORE1 main reset | ||
R5FSS1_CORE1_DBG_RST | MOD_POR_RST | LPSC28 | R5FSS1_CORE1 debug reset (APB excluded) |
Interrupt Requests | |||||
Module Instance | Module Interrupt Signal | Destination Interrupt Input | Destination | Description | Type |
R5FSS0 | R5FSS0_CORE0 interrupts | ||||
R5FSS0_CORE0_PMU_0 | R5FSS0_CORE0_INTR_IN_58 | R5FSS0_CORE0 | R5FSS0_CORE0 performance monitor interrupt | Level | |
R5FSS0_CORE0_VALFIQ_0 | R5FSS0_CORE0_INTR_IN_59 | R5FSS0_CORE0 | R5FSS0_CORE0 validation IRQ interrupt | Level | |
R5FSS0_CORE0_VALIRQ_0 | R5FSS0_CORE0_INTR_IN_60 | R5FSS0_CORE0 | R5FSS0_CORE0 validation FIQ interrupt | Level | |
R5FSS0_CORE0_CTI_0 | R5FSS0_CORE0_INTR_IN_175 | R5FSS0_CORE0 | R5FSS0_CORE0 cross trigger interrupt | Level | |
R5FSS0_CORE1_INTR_IN_175 | R5FSS0_CORE1 | ||||
R5FSS0_COMMON0_COMMRX_LEVEL_0_0 | R5FSS0_CORE0_INTR_IN_5 | R5FSS0_CORE0 | R5FSS0_CORE0 DTRRX full interrupt | Level | |
R5FSS0_COMMON0_COMMTX_LEVEL_0_0 | R5FSS0_CORE0_INTR_IN_6 | R5FSS0_CORE0 | R5FSS0_CORE0 DTRTX empty interrupt | Level | |
R5FSS0_CORE0_ECC_CORRECTED_LEVEL_0 | ESM0_LVL_IN_30 | ESM0 | R5FSS0_CORE0 SEC ECC interrupt | Level | |
R5FSS0_CORE0_ECC_UNCORRECTED_LEVEL_0 | ESM0_LVL_IN_91 | ESM0 | R5FSS0_CORE0 DED ECC interrupt | Level | |
R5FSS0_CORE0_EXP_INTR_0 | R5FSS0_CORE0_INTR_IN_4 | R5FSS0_CORE0 | R5FSS0_CORE0 RAT exception interrupt | Level | |
ESM0_LVL_IN_124 | ESM0 | ||||
R5FSS0_COMMON0_ECC_DE_TO_ESM_0_0 | ESM0_LVL_IN_40 | ESM0 | R5FSS0_CORE0 ECC single-bit error interrupt (cache and TCM RAMs) | Level | |
R5FSS0_COMMON0_ECC_SE_TO_ESM_0_0 | ESM0_LVL_IN_42 | ESM0 | R5FSS0_CORE0 ECC double-bit error interrupt (cache and TCM RAMs) | Level | |
R5FSS0_CORE1 interrupts | |||||
R5FSS0_CORE1_PMU_0 | R5FSS0_CORE1_INTR_IN_58 | R5FSS0_CORE1 | R5FSS0_CORE1 performance monitor interrupt | Level | |
R5FSS0_CORE1_VALFIQ_0 | R5FSS0_CORE1_INTR_IN_59 | R5FSS0_CORE1 | R5FSS0_CORE1 validation IRQ interrupt | Level | |
R5FSS0_CORE1_VALIRQ_0 | R5FSS0_CORE1_INTR_IN_60 | R5FSS0_CORE1 | R5FSS0_CORE1 validation FIQ interrupt | Level | |
R5FSS0_CORE1_CTI_0 | R5FSS0_CORE0_INTR_IN_176 | R5FSS0_CORE0 | R5FSS0_CORE1 cross trigger interrupt | Level | |
R5FSS0_CORE1_INTR_IN_176 | R5FSS0_CORE1 | ||||
R5FSS0_COMMON0_COMMRX_LEVEL_1_0 | R5FSS0_CORE1_INTR_IN_5 | R5FSS0_CORE1 | R5FSS0_CORE1 DTRRX full interrupt | Level | |
R5FSS0_COMMON0_COMMTX_LEVEL_1_0 | R5FSS0_CORE1_INTR_IN_6 | R5FSS0_CORE1 | R5FSS0_CORE1 DTRTX empty interrupt | Level | |
R5FSS0_CORE1_ECC_CORRECTED_LEVEL_0 | ESM0_LVL_IN_31 | ESM0 | R5FSS0_CORE1 SEC ECC interrupt | Level | |
R5FSS0_CORE1_ECC_UNCORRECTED_LEVEL_0 | ESM0_LVL_IN_105 | ESM0 | R5FSS0_CORE1 DED ECC interrupt | Level | |
R5FSS0_CORE1_EXP_INTR_0 | R5FSS0_CORE1_INTR_IN_4 | R5FSS0_CORE0 | R5FSS0_CORE1 RAT exception interrupt | Level | |
ESM0_LVL_IN_125 | ESM0 | ||||
R5FSS0_COMMON0_ECC_DE_TO_ESM_1_0 | ESM0_LVL_IN_41 | ESM0 | R5FSS0_CORE1 ECC single-bit error interrupt (cache and TCM RAMs) | Level | |
R5FSS0_COMMON0_ECC_SE_TO_ESM_1_0 | ESM0_LVL_IN_43 | ESM0 | R5FSS0_CORE1 ECC double-bit error interrupt (cache and TCM RAMs) | Level | |
R5FSS1 | R5FSS1_CORE0 interrupts | ||||
R5FSS1_CORE0_PMU_0 | R5FSS1_CORE0_INTR_IN_58 | R5FSS1_CORE0 | R5FSS1_CORE0 performance monitor interrupt | Level | |
R5FSS1_CORE0_VALFIQ_0 | R5FSS1_CORE0_INTR_IN_59 | R5FSS1_CORE0 | R5FSS1_CORE0 validation IRQ interrupt | Level | |
R5FSS1_CORE0_VALIRQ_0 | R5FSS1_CORE0_INTR_IN_60 | R5FSS1_CORE0 | R5FSS1_CORE0 validation FIQ interrupt | Level | |
R5FSS1_CORE0_CTI_0 | R5FSS1_CORE0_INTR_IN_175 | R5FSS1_CORE0 | R5FSS1_CORE0 cross trigger interrupt | Level | |
R5FSS1_CORE1_INTR_IN_175 | R5FSS1_CORE1 | ||||
R5FSS1_COMMON0_COMMRX_LEVEL_0_0 | R5FSS1_CORE0_INTR_IN_5 | R5FSS1_CORE0 | R5FSS1_CORE0 DTRRX full interrupt | Level | |
R5FSS1_COMMON0_COMMTX_LEVEL_0_0 | R5FSS1_CORE0_INTR_IN_6 | R5FSS1_CORE0 | R5FSS1_CORE0 DTRTX empty interrupt | Level | |
R5FSS1_CORE0_ECC_CORRECTED_LEVEL_0 | ESM0_LVL_IN_32 | ESM0 | R5FSS1_CORE0 SEC ECC interrupt | Level | |
R5FSS1_CORE0_ECC_UNCORRECTED_LEVEL_0 | ESM0_LVL_IN_106 | ESM0 | R5FSS1_CORE0 DED ECC interrupt | Level | |
R5FSS1_CORE0_EXP_INTR_0 | R5FSS1_CORE0_INTR_IN_4 | R5FSS1_VIM0 | R5FSS1_CORE0 RAT exception interrupt | Level | |
ESM0_LVL_IN_126 | ESM0 | ||||
R5FSS1_COMMON0_ECC_DE_TO_ESM_0_0 | ESM0_LVL_IN_45 | ESM0 | R5FSS0_CORE1 ECC single-bit error interrupt (cache and TCM RAMs) | Level | |
R5FSS1_COMMON0_ECC_SE_TO_ESM_0_0 | ESM0_LVL_IN_47 | ESM0 | R5FSS0_CORE1 ECC double-bit error interrupt (cache and TCM RAMs) | Level | |
R5FSS1_CORE1 interrupts | |||||
R5FSS1_CORE1_PMU_0 | R5FSS1_CORE1_INTR_IN_58 | R5FSS1_CORE1 | R5FSS1_CORE1 performance monitor interrupt | Level | |
R5FSS1_CORE1_VALFIQ_0 | R5FSS1_CORE1_INTR_IN_59 | R5FSS0_CORE1 | R5FSS1_CORE1 validation IRQ interrupt | Level | |
R5FSS1_CORE1_VALIRQ_0 | R5FSS1_CORE1_INTR_IN_60 | R5FSS0_CORE1 | R5FSS1_CORE1 validation FIQ interrupt | Level | |
R5FSS1_CORE1_CTI_0 | R5FSS1_CORE0_INTR_IN_176 | R5FSS0_CORE0 | R5FSS1_CORE1 cross trigger interrupt | Level | |
R5FSS1_CORE1_INTR_IN_176 | R5FSS0_CORE1 | ||||
R5FSS1_COMMON0_COMMRX_LEVEL_1_0 | R5FSS1_CORE1_INTR_IN_5 | R5FSS0_CORE1 | R5FSS1_CORE1 DTRRX full interrupt | Level | |
R5FSS1_COMMON0_COMMTX_LEVEL_1_0 | R5FSS1_CORE1_INTR_IN_6 | R5FSS0_CORE1 | R5FSS1_CORE1 DTRTX empty interrupt | Level | |
R5FSS1_CORE1_ECC_CORRECTED_PULSE_0 | ESM0_LVL_IN_33 | ESM0 | R5FSS1_CORE1 SEC ECC interrupt | Level | |
R5FSS1_CORE1_ECC_UNCORRECTED_PULSE_0 | ESM0_LVL_IN_107 | ESM0 | R5FSS1_CORE1 DED ECC interrupt | Level | |
R5FSS1_CORE1_EXP_INTR_0 | R5FSS1_CORE1_INTR_IN_4 | R5FSS1_VIM0 | R5FSS1_CORE1 RAT exception interrupt | Level | |
ESM0_LVL_IN_127 | ESM0 | ||||
R5FSS1_COMMON0_ECC_DE_TO_ESM_1_0 | ESM0_LVL_IN_46 | ESM0 | R5FSS0_CORE1 ECC single-bit error interrupt (cache and TCM RAMs) | Level | |
R5FSS1_COMMON0_ECC_SE_TO_ESM_1_0 | ESM0_LVL_IN_48 | ESM0 | R5FSS0_CORE1 ECC double-bit error interrupt (cache and TCM RAMs) | Level |
Number of Cores | R5FSS0_0 | R5FSS0_1 | R5FSS1_0 | R5FSS1_1 |
---|---|---|---|---|
4 | Available | Available | Available | Available |
2 | Available | N/A | Available | N/A |
1 | Available | N/A | N/A |