SPRUIM2H May 2020 – October 2023 AM2431 , AM2432 , AM2434 , AM6411 , AM6412 , AM6421 , AM6422 , AM6441 , AM6442
There is one ESM module integrated in the device MCU domain - MCU_ESM0. Figure 12-2528 shows the integration of MCU_ESM0.
Table 12-4830 through Table 12-4833 summarize the integration of ESM in the device MCU domain.
Module Instance | Power Sleep Controller | Power Domain | Module Domain | Interconnect |
---|---|---|---|---|
MCU_ESM0 | MCU_PSC0 | PD0 | LPSC0 | MCU_CBASS0 |
Module Instance | Module Clock Input | Source Clock Signal | Source | Description |
---|---|---|---|---|
MCU_ESM0 | MCU_ESM0_FICLK | MCU_SYSCLK0/4 | MCU_PLLCTRL0 | MCU_ESM0 Interface and Functional clock |
Module Instance | Module Reset Input | Source Reset Signal | Source | Description |
---|---|---|---|---|
MCU_ESM0 | MCU_ESM0_RST | MOD_G_RST | LPSC0 | MCU_ESM0 Asynchronous module reset |
MCU_ESM0_POR_RST | MOD_POR_RST | LPSC0 | MCU_ESM0 Power-on module reset |
Module Instance | Module Interrupt Signal | Destination Interrupt Input | Destination | Description | Type |
---|---|---|---|---|---|
MCU_ESM0 | MCU_ESM0_ESM_INT_CFG_LVL_0 | MCU_M4FSS0_CORE0_NVIC_IN_11 | MCU_M4FSS0_CORE0 | MCU_ESM0 configuration error interrupt | Level |
MCU_ESM0_ESM_INT_LOW_LVL_0 | MCU_M4FSS0_CORE0_NVIC_IN_13 | MCU_M4FSS0_CORE0 | MCU_ESM0 low priority interrupt | Level | |
MCU_ESM0_ESM_INT_HI_LVL_0 | MCU_M4FSS0_CORE0_NVIC_IN_12 | MCU_M4FSS0_CORE0 | MCU_ESM0 high priority interrupt | Level |
Table 12-4833 lists only the MCU_ESM0 interrupt outputs and input resets. For the mapping of system interrupt error events to MCU_ESM0 interrupt inputs, see Section 9.4, Interrupt Sources. For more information of MCU_ESM0 output reset to device reset logic, see Section 5.3, Reset.
For a description of the interrupt requests, see Section 12.6.2.4.1, Interrupt Requests.
For more information on the interconnects, see Chapter 3, System Interconnect.
For more information on the power, reset and clock management, see the corresponding sections within Chapter 5, Device Configuration.
For more information on the device interrupt controllers, see Section 9.2, Interrupt Controllers.