SPRUIM2H May 2020 – October 2023 AM2431 , AM2432 , AM2434 , AM6411 , AM6412 , AM6421 , AM6422 , AM6441 , AM6442
Interrupt Input Line | Interrupt ID | Source Interrupt |
---|---|---|
PRU_ICSSG0_PR1_SLV_IN_0 | 0 | DMASS0_INTAGGR_0_INTAGGR_VINTR_PEND_152 |
PRU_ICSSG0_PR1_SLV_IN_1 | 1 | DMASS0_INTAGGR_0_INTAGGR_VINTR_PEND_153 |
PRU_ICSSG0_PR1_SLV_IN_2 | 2 | DMASS0_INTAGGR_0_INTAGGR_VINTR_PEND_154 |
PRU_ICSSG0_PR1_SLV_IN_3 | 3 | DMASS0_INTAGGR_0_INTAGGR_VINTR_PEND_155 |
PRU_ICSSG0_PR1_SLV_IN_4 | 4 | DMASS0_INTAGGR_0_INTAGGR_VINTR_PEND_156 |
PRU_ICSSG0_PR1_SLV_IN_5 | 5 | DMASS0_INTAGGR_0_INTAGGR_VINTR_PEND_157 |
PRU_ICSSG0_PR1_SLV_IN_6 | 6 | DMASS0_INTAGGR_0_INTAGGR_VINTR_PEND_158 |
PRU_ICSSG0_PR1_SLV_IN_7 | 7 | DMASS0_INTAGGR_0_INTAGGR_VINTR_PEND_159 |
PRU_ICSSG0_PR1_SLV_IN_8 | 8 | ECAP0_ECAP_INT_0 |
PRU_ICSSG0_PR1_SLV_IN_9 | 9 | ECAP1_ECAP_INT_0 |
PRU_ICSSG0_PR1_SLV_IN_10 | 10 | ECAP2_ECAP_INT_0 |
PRU_ICSSG0_PR1_SLV_IN_12 | 12 | EPWM0_EPWM_ETINT_0 |
PRU_ICSSG0_PR1_SLV_IN_13 | 13 | EPWM0_EPWM_TRIPZINT_0 |
PRU_ICSSG0_PR1_SLV_IN_14 | 14 | EPWM1_EPWM_ETINT_0 |
PRU_ICSSG0_PR1_SLV_IN_15 | 15 | EPWM1_EPWM_TRIPZINT_0 |
PRU_ICSSG0_PR1_SLV_IN_16 | 16 | EPWM2_EPWM_ETINT_0 |
PRU_ICSSG0_PR1_SLV_IN_17 | 17 | EPWM2_EPWM_TRIPZINT_0 |
PRU_ICSSG0_PR1_SLV_IN_18 | 18 | EPWM3_EPWM_ETINT_0 |
PRU_ICSSG0_PR1_SLV_IN_19 | 19 | EPWM3_EPWM_TRIPZINT_0 |
PRU_ICSSG0_PR1_SLV_IN_20 | 20 | EPWM4_EPWM_ETINT_0 |
PRU_ICSSG0_PR1_SLV_IN_21 | 21 | EPWM4_EPWM_TRIPZINT_0 |
PRU_ICSSG0_PR1_SLV_IN_22 | 22 | EPWM5_EPWM_ETINT_0 |
PRU_ICSSG0_PR1_SLV_IN_23 | 23 | EPWM5_EPWM_TRIPZINT_0 |
PRU_ICSSG0_PR1_SLV_IN_24 | 24 | EPWM6_EPWM_ETINT_0 |
PRU_ICSSG0_PR1_SLV_IN_25 | 25 | EPWM6_EPWM_TRIPZINT_0 |
PRU_ICSSG0_PR1_SLV_IN_26 | 26 | EPWM7_EPWM_ETINT_0 |
PRU_ICSSG0_PR1_SLV_IN_27 | 27 | EPWM7_EPWM_TRIPZINT_0 |
PRU_ICSSG0_PR1_SLV_IN_28 | 28 | EPWM8_EPWM_ETINT_0 |
PRU_ICSSG0_PR1_SLV_IN_29 | 29 | EPWM8_EPWM_TRIPZINT_0 |
PRU_ICSSG0_PR1_SLV_IN_30 | 30 | EQEP0_EQEP_INT_0 |
PRU_ICSSG0_PR1_SLV_IN_31 | 31 | EQEP1_EQEP_INT_0 |
PRU_ICSSG0_PR1_SLV_IN_32 | 32 | EQEP2_EQEP_INT_0 |
PRU_ICSSG0_PR1_SLV_IN_33 | 33 | FSIRX0_FSI_RX_OINT1_0 |
PRU_ICSSG0_PR1_SLV_IN_34 | 34 | FSIRX0_FSI_RX_OINT2_0 |
PRU_ICSSG0_PR1_SLV_IN_35 | 35 | FSIRX1_FSI_RX_OINT1_0 |
PRU_ICSSG0_PR1_SLV_IN_36 | 36 | FSIRX1_FSI_RX_OINT2_0 |
PRU_ICSSG0_PR1_SLV_IN_37 | 37 | FSIRX2_FSI_RX_OINT1_0 |
PRU_ICSSG0_PR1_SLV_IN_38 | 38 | FSIRX2_FSI_RX_OINT2_0 |
PRU_ICSSG0_PR1_SLV_IN_39 | 39 | FSIRX3_FSI_RX_OINT1_0 |
PRU_ICSSG0_PR1_SLV_IN_40 | 40 | FSIRX3_FSI_RX_OINT2_0 |
PRU_ICSSG0_PR1_SLV_IN_41 | 41 | FSIRX4_FSI_RX_OINT1_0 |
PRU_ICSSG0_PR1_SLV_IN_42 | 42 | FSIRX4_FSI_RX_OINT2_0 |
PRU_ICSSG0_PR1_SLV_IN_43 | 43 | FSIRX5_FSI_RX_OINT1_0 |
PRU_ICSSG0_PR1_SLV_IN_44 | 44 | FSIRX5_FSI_RX_OINT2_0 |
PRU_ICSSG0_PR1_SLV_IN_45 | 45 | FSITX0_FSI_TX_OINT1_0 |
PRU_ICSSG0_PR1_SLV_IN_46 | 46 | MAIN_GPIOMUX_INTROUTER0_OUTP_38 |
PRU_ICSSG0_PR1_SLV_IN_47 | 47 | MAIN_GPIOMUX_INTROUTER0_OUTP_39 |
PRU_ICSSG0_PR1_SLV_IN_48 | 48 | MAIN_GPIOMUX_INTROUTER0_OUTP_40 |
PRU_ICSSG0_PR1_SLV_IN_49 | 49 | MAIN_GPIOMUX_INTROUTER0_OUTP_41 |
PRU_ICSSG0_PR1_SLV_IN_50 | 50 | MAIN_GPIOMUX_INTROUTER0_OUTP_42 |
PRU_ICSSG0_PR1_SLV_IN_51 | 51 | MAIN_GPIOMUX_INTROUTER0_OUTP_43 |
PRU_ICSSG0_PR1_SLV_IN_52 | 52 | MAIN_GPIOMUX_INTROUTER0_OUTP_44 |
PRU_ICSSG0_PR1_SLV_IN_53 | 53 | MAIN_GPIOMUX_INTROUTER0_OUTP_45 |
PRU_ICSSG0_PR1_SLV_IN_54 | 54 | FSITX0_FSI_TX_OINT2_0 |
PRU_ICSSG0_PR1_SLV_IN_55 | 55 | FSITX1_FSI_TX_OINT1_0 |
PRU_ICSSG0_PR1_SLV_IN_56 | 56 | FSITX1_FSI_TX_OINT2_0 |
PRU_ICSSG0_PR1_SLV_IN_57 | 57 | MCSPI0_INTR_SPI_0 |
PRU_ICSSG0_PR1_SLV_IN_58 | 58 | MCSPI1_INTR_SPI_0 |
PRU_ICSSG0_PR1_SLV_IN_59 | 59 | MCSPI3_INTR_SPI_0 |
PRU_ICSSG0_PR1_SLV_IN_60 | 60 | MCSPI4_INTR_SPI_0 |
PRU_ICSSG0_PR1_SLV_IN_61 | 61 | MCU_MCSPI0_INTR_SPI_0 |
PRU_ICSSG0_PR1_SLV_IN_62 | 62 | MCU_MCSPI1_INTR_SPI_0 |
PRU_ICSSG0_PR1_SLV_IN_63 | 63 | UART0_USART_IRQ_0 |
PRU_ICSSG0_PR1_SLV_IN_64 | 64 | UART1_USART_IRQ_0 |
PRU_ICSSG0_PR1_SLV_IN_65 | 65 | UART2_USART_IRQ_0 |
PRU_ICSSG0_PR1_SLV_IN_66 | 66 | UART3_USART_IRQ_0 |
PRU_ICSSG0_PR1_SLV_IN_67 | 67 | UART4_USART_IRQ_0 |
PRU_ICSSG0_PR1_SLV_IN_68 | 68 | UART5_USART_IRQ_0 |
PRU_ICSSG0_PR1_SLV_IN_69 | 69 | UART6_USART_IRQ_0 |
PRU_ICSSG0_PR1_SLV_IN_70 | 70 | MCU_UART0_USART_IRQ_0 |
PRU_ICSSG0_PR1_SLV_IN_71 | 71 | MCU_UART1_USART_IRQ_0 |
PRU_ICSSG0_PR1_SLV_IN_72 | 72 | MCSPI2_INTR_SPI_0 |
PRU_ICSSG0_PR1_SLV_IN_73 | 73 | GLUELOGIC_SOCA_INT_GLUE_SOCA_INT_0 |
PRU_ICSSG0_PR1_SLV_IN_74 | 74 | GLUELOGIC_SOCB_INT_GLUE_SOCB_INT_0 |
PRU_ICSSG0_PR1_SLV_IN_75 | 75 | I2C0_POINTRPEND_0 |
PRU_ICSSG0_PR1_SLV_IN_76 | 76 | I2C1_POINTRPEND_0 |
PRU_ICSSG0_PR1_SLV_IN_77 | 77 | I2C2_POINTRPEND_0 |
PRU_ICSSG0_PR1_SLV_IN_78 | 78 | I2C3_POINTRPEND_0 |
PRU_ICSSG0_PR1_SLV_IN_79 | 79 | MCU_I2C0_POINTRPEND_0 |
PRU_ICSSG0_PR1_SLV_IN_80 | 80 | MCU_I2C1_POINTRPEND_0 |
PRU_ICSSG0_PR1_SLV_IN_81 | 81 | MCAN0_MCANSS_EXT_TS_ROLLOVER_LVL_INT_0 |
PRU_ICSSG0_PR1_SLV_IN_82 | 82 | MCAN0_MCANSS_MCAN_LVL_INT_0 |
PRU_ICSSG0_PR1_SLV_IN_83 | 83 | MCAN0_MCANSS_MCAN_LVL_INT_1 |
PRU_ICSSG0_PR1_SLV_IN_84 | 84 | MCAN1_MCANSS_EXT_TS_ROLLOVER_LVL_INT_0 |
PRU_ICSSG0_PR1_SLV_IN_85 | 85 | MCAN1_MCANSS_MCAN_LVL_INT_0 |
PRU_ICSSG0_PR1_SLV_IN_86 | 86 | MCAN1_MCANSS_MCAN_LVL_INT_1 |
PRU_ICSSG0_PR1_SLV_IN_87 | 87 | PRU_ICSSG1_PR1_HOST_INTR_PEND_5 |
PRU_ICSSG0_PR1_SLV_IN_88 | 88 | PRU_ICSSG1_PR1_HOST_INTR_PEND_6 |
PRU_ICSSG0_PR1_SLV_IN_89 | 89 | PRU_ICSSG1_PR1_HOST_INTR_PEND_7 |
PRU_ICSSG0_PR1_SLV_IN_90 | 90 | GPMC0_GPMC_SINTERRUPT_0 |
PRU_ICSSG0_PR1_SLV_IN_91 | 91 | ADC0_GEN_LEVEL_0 |
PRU_ICSSG0_PR1_IEP0_CAP_INTR_REQ0 | 0 | MAIN_GPIOMUX_INTROUTER0_OUTP_18 |
PRU_ICSSG0_PR1_IEP0_CAP_INTR_REQ1 | 1 | MAIN_GPIOMUX_INTROUTER0_OUTP_19 |
PRU_ICSSG0_PR1_IEP0_CAP_INTR_REQ2 | 2 | MAIN_GPIOMUX_INTROUTER0_OUTP_20 |
PRU_ICSSG0_PR1_IEP0_CAP_INTR_REQ3 | 3 | MAIN_GPIOMUX_INTROUTER0_OUTP_21 |
PRU_ICSSG0_PR1_IEP0_CAP_INTR_REQ4 | 4 | MAIN_GPIOMUX_INTROUTER0_OUTP_22 |
PRU_ICSSG0_PR1_IEP0_CAP_INTR_REQ5 | 5 | MAIN_GPIOMUX_INTROUTER0_OUTP_23 |
PRU_ICSSG0_PR1_IEP1_CAP_INTR_REQ0 | 0 | MAIN_GPIOMUX_INTROUTER0_OUTP_24 |
PRU_ICSSG0_PR1_IEP1_CAP_INTR_REQ1 | 1 | MAIN_GPIOMUX_INTROUTER0_OUTP_25 |
PRU_ICSSG0_PR1_IEP1_CAP_INTR_REQ2 | 2 | MAIN_GPIOMUX_INTROUTER0_OUTP_26 |
PRU_ICSSG0_PR1_IEP1_CAP_INTR_REQ3 | 3 | MAIN_GPIOMUX_INTROUTER0_OUTP_27 |
PRU_ICSSG0_PR1_IEP1_CAP_INTR_REQ4 | 4 | MAIN_GPIOMUX_INTROUTER0_OUTP_28 |
PRU_ICSSG0_PR1_IEP0_CAP_INTR_REQ5 | 5 | MAIN_GPIOMUX_INTROUTER0_OUTP_29 |