SPRUIM2H May 2020 – October 2023 AM2431 , AM2432 , AM2434 , AM6411 , AM6412 , AM6421 , AM6422 , AM6441 , AM6442
A single ELM module is integrated in the device MAIN domain - ELM0. Figure 12-1698 shows the ELM0 integration.
Table 12-3347 through Table 12-3350 summarize the integration of ELM0 in device MAIN domain.
Module Instance | Power Sleep Controller | Power Domain | Module Domain | Interconnect |
---|---|---|---|---|
ELM0 | PSC0 | PD0 | LPSC9 | CBASS0 |
Module Instance | Module Clock Input | Source Clock Signal | Source | Description |
---|---|---|---|---|
ELM0 | ELM0_FICLK | MAIN_SYSCLK0/4 | PLLCTRL0 | ELM0 functional and interface clock |
Resets | ||||
Module Instance | Module Reset Input | Source Reset Signal | Source | Description |
ELM0 | ELM0_RST | MOD_G_RST | LPSC9 | ELM0 hardware reset |
Module Instance | Module Reset Input | Source Reset Signal | Source | Description |
---|---|---|---|---|
ELM0 | ELM0_RST | MOD_G_RST | LPSC9 | ELM0 hardware reset |
Module Instance | Module Interrupt Signal | Destination Interrupt Input | Destination | Description | Type |
---|---|---|---|---|---|
ELM0 | ELM0_ELM_POROCPSINTERRUPT_LVL_0 | GIC500_SPI_IN_164 | COMPUTE_CLUSTER0 | Error-location process complete interrupt | Level |
R5FSS0_CORE0_INTR_IN_164 | R5FSS0_CORE0 | Error-location process complete interrupt | Level | ||
R5FSS0_CORE1_INTR_IN_164 | R5FSS0_CORE1 | Error-location process complete interrupt | Level | ||
R5FSS1_CORE0_INTR_IN_164 | R5FSS1_CORE0 | Error-location process complete interrupt | Level | ||
R5FSS1_CORE1_INTR_IN_164 | R5FSS1_CORE1 | Error-location process complete interrupt | Level |
ELM0 interrupts are further described in Section 12.3.4.3.3, ELM Interrupt Requests.
For more information on the interconnects, see Chapter 3, System Interconnect.
For more information on the power, reset and clock management, see the corresponding sections within Chapter 5, Device Configuration.
For more information on the device interrupt controllers, see Section 9.2, Interrupt Controllers.