SPRUIS4E March 2022 – January 2024
CP Board supports TI ‘s DSI to FPD Link III Serializer IC Mfr. Part# PDS90UB941ASRTDTQ1.
DSI0 port of J721E SOC shall be connected to DSI to FPD-Link III serializer bridge and FPD Link-III signals are terminated to HSD connector of Mfr. Part# D4S20G-400A5-C to interface with display panel.
Reference clock to the FPD bridge is provided from Peripheral clock generator (CDCEL) and onboard clock oscillator ASDMB-25.000MHZ-XY-T with the resistor option. The default clock source is selected to onboard clock oscillator.
The I2C1 signals of J721E being used for controlling of the FPD bridge. A 30.1KΩ pull up and 61.9KΩ pull down is provided on ID[X] pin to set the 7‘b I2C address to 0x16.
The device Alias ID and the Mode selection is set by hardware strap resistors, as shown in Figure 4-36.
Power +12 V is provided to the HSD connector using a power switch TPS1H100AQPWPRQ1 to power the display panel. The power switch is controlled by a GPIO expander signal (PWR_SW_CNTL_DSI0).
Table 4-20 lists the pinout for the HSD connector J45.
Pin No | Signal |
---|---|
1 | DOUT0_P |
2 | POWER (12V) |
3 | DOUT0_N |
4 | GND |