SPRUIU1C July 2020 – February 2024 DRA821U , DRA821U-Q1
Table 9-86 shows the mapping of events to the GIC500 SPI inputs. SPI events may be mapped by the GIC500 to signal any (or both) of the A72 cores integrated in the Compute Cluster.
SPI events may be configured by software for either level (default) or pulse operation.
SPI events represent events 32-991 of each A72 core.
Interrupt Input Line | Interrupt ID | Interrupt Name |
---|---|---|
GIC500_SPI_IN_32 | 32 | ESM0_ESM_INT_CFG_LVL_0 |
GIC500_SPI_IN_33 | 33 | ESM0_ESM_INT_HI_LVL_0 |
GIC500_SPI_IN_34 | 34 | ESM0_ESM_INT_LOW_LVL_0 |
GIC500_SPI_IN_35 | 35 | MMCSD0_EMMCSS_INTR_0 |
GIC500_SPI_IN_36 | 36 | MMCSD1_EMMCSDSS_INTR_0 |
GIC500_SPI_IN_39 | 39 | GLUELOGIC_EXT_INTN_GLUE_EXT_INT_LVL_0 |
GIC500_SPI_IN_40 | 40 | GPMC0_GPMC_SINTERRUPT_0 |
GIC500_SPI_IN_41 | 41 | ELM0_ELM_POROCPSINTERRUPT_LVL_0 |
GIC500_SPI_IN_46 | 46 | CPSW0_STAT_PEND_0 |
GIC500_SPI_IN_47 | 47 | CPSW0_MDIO_PEND_0 |
GIC500_SPI_IN_48 | 48 | CPSW0_EVNT_PEND_0 |
GIC500_SPI_IN_64 | 64 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_0 |
GIC500_SPI_IN_65 | 65 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_1 |
GIC500_SPI_IN_66 | 66 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_2 |
GIC500_SPI_IN_67 | 67 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_3 |
GIC500_SPI_IN_68 | 68 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_4 |
GIC500_SPI_IN_69 | 69 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_5 |
GIC500_SPI_IN_70 | 70 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_6 |
GIC500_SPI_IN_71 | 71 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_7 |
GIC500_SPI_IN_72 | 72 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_8 |
GIC500_SPI_IN_73 | 73 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_9 |
GIC500_SPI_IN_74 | 74 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_10 |
GIC500_SPI_IN_75 | 75 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_11 |
GIC500_SPI_IN_76 | 76 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_12 |
GIC500_SPI_IN_77 | 77 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_13 |
GIC500_SPI_IN_78 | 78 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_14 |
GIC500_SPI_IN_79 | 79 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_15 |
GIC500_SPI_IN_80 | 80 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_16 |
GIC500_SPI_IN_81 | 81 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_17 |
GIC500_SPI_IN_82 | 82 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_18 |
GIC500_SPI_IN_83 | 83 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_19 |
GIC500_SPI_IN_84 | 84 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_20 |
GIC500_SPI_IN_85 | 85 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_21 |
GIC500_SPI_IN_86 | 86 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_22 |
GIC500_SPI_IN_87 | 87 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_23 |
GIC500_SPI_IN_88 | 88 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_24 |
GIC500_SPI_IN_89 | 89 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_25 |
GIC500_SPI_IN_90 | 90 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_26 |
GIC500_SPI_IN_91 | 91 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_27 |
GIC500_SPI_IN_92 | 92 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_28 |
GIC500_SPI_IN_93 | 93 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_29 |
GIC500_SPI_IN_94 | 94 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_30 |
GIC500_SPI_IN_95 | 95 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_31 |
GIC500_SPI_IN_96 | 96 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_32 |
GIC500_SPI_IN_97 | 97 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_33 |
GIC500_SPI_IN_98 | 98 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_34 |
GIC500_SPI_IN_99 | 99 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_35 |
GIC500_SPI_IN_100 | 100 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_36 |
GIC500_SPI_IN_101 | 101 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_37 |
GIC500_SPI_IN_102 | 102 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_38 |
GIC500_SPI_IN_103 | 103 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_39 |
GIC500_SPI_IN_104 | 104 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_40 |
GIC500_SPI_IN_105 | 105 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_41 |
GIC500_SPI_IN_106 | 106 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_42 |
GIC500_SPI_IN_107 | 107 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_43 |
GIC500_SPI_IN_108 | 108 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_44 |
GIC500_SPI_IN_109 | 109 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_45 |
GIC500_SPI_IN_110 | 110 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_46 |
GIC500_SPI_IN_111 | 111 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_47 |
GIC500_SPI_IN_112 | 112 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_48 |
GIC500_SPI_IN_113 | 113 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_49 |
GIC500_SPI_IN_114 | 114 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_50 |
GIC500_SPI_IN_115 | 115 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_51 |
GIC500_SPI_IN_116 | 116 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_52 |
GIC500_SPI_IN_117 | 117 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_53 |
GIC500_SPI_IN_118 | 118 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_54 |
GIC500_SPI_IN_119 | 119 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_55 |
GIC500_SPI_IN_120 | 120 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_56 |
GIC500_SPI_IN_121 | 121 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_57 |
GIC500_SPI_IN_122 | 122 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_58 |
GIC500_SPI_IN_123 | 123 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_59 |
GIC500_SPI_IN_124 | 124 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_60 |
GIC500_SPI_IN_125 | 125 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_61 |
GIC500_SPI_IN_126 | 126 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_62 |
GIC500_SPI_IN_127 | 127 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_63 |
GIC500_SPI_IN_128 | 128 | USB0_IRQ_0 |
GIC500_SPI_IN_129 | 129 | USB0_IRQ_1 |
GIC500_SPI_IN_130 | 130 | USB0_IRQ_2 |
GIC500_SPI_IN_131 | 131 | USB0_IRQ_3 |
GIC500_SPI_IN_132 | 132 | USB0_IRQ_4 |
GIC500_SPI_IN_133 | 133 | USB0_IRQ_5 |
GIC500_SPI_IN_134 | 134 | USB0_IRQ_6 |
GIC500_SPI_IN_135 | 135 | USB0_IRQ_7 |
GIC500_SPI_IN_152 | 152 | USB0_OTGIRQ_0 |
GIC500_SPI_IN_156 | 156 | MCAN0_MCANSS_MCAN_LVL_INT_0 |
GIC500_SPI_IN_157 | 157 | MCAN0_MCANSS_MCAN_LVL_INT_1 |
GIC500_SPI_IN_158 | 158 | MCAN0_MCANSS_EXT_TS_ROLLOVER_LVL_INT_0 |
GIC500_SPI_IN_159 | 159 | MCAN1_MCANSS_MCAN_LVL_INT_0 |
GIC500_SPI_IN_160 | 160 | MCAN1_MCANSS_MCAN_LVL_INT_1 |
GIC500_SPI_IN_161 | 161 | MCAN1_MCANSS_EXT_TS_ROLLOVER_LVL_INT_0 |
GIC500_SPI_IN_162 | 162 | MCAN2_MCANSS_MCAN_LVL_INT_0 |
GIC500_SPI_IN_163 | 163 | MCAN2_MCANSS_MCAN_LVL_INT_1 |
GIC500_SPI_IN_164 | 164 | MCAN2_MCANSS_EXT_TS_ROLLOVER_LVL_INT_0 |
GIC500_SPI_IN_165 | 165 | MCAN3_MCANSS_MCAN_LVL_INT_0 |
GIC500_SPI_IN_166 | 166 | MCAN3_MCANSS_MCAN_LVL_INT_1 |
GIC500_SPI_IN_167 | 167 | MCAN3_MCANSS_EXT_TS_ROLLOVER_LVL_INT_0 |
GIC500_SPI_IN_168 | 168 | MCAN4_MCANSS_MCAN_LVL_INT_0 |
GIC500_SPI_IN_169 | 169 | MCAN4_MCANSS_MCAN_LVL_INT_1 |
GIC500_SPI_IN_170 | 170 | MCAN4_MCANSS_EXT_TS_ROLLOVER_LVL_INT_0 |
GIC500_SPI_IN_171 | 171 | MCAN5_MCANSS_MCAN_LVL_INT_0 |
GIC500_SPI_IN_172 | 172 | MCAN5_MCANSS_MCAN_LVL_INT_1 |
GIC500_SPI_IN_173 | 173 | MCAN5_MCANSS_EXT_TS_ROLLOVER_LVL_INT_0 |
GIC500_SPI_IN_174 | 174 | MCAN6_MCANSS_MCAN_LVL_INT_0 |
GIC500_SPI_IN_175 | 175 | MCAN6_MCANSS_MCAN_LVL_INT_1 |
GIC500_SPI_IN_176 | 176 | MCAN6_MCANSS_EXT_TS_ROLLOVER_LVL_INT_0 |
GIC500_SPI_IN_177 | 177 | MCAN7_MCANSS_MCAN_LVL_INT_0 |
GIC500_SPI_IN_178 | 178 | MCAN7_MCANSS_MCAN_LVL_INT_1 |
GIC500_SPI_IN_179 | 179 | MCAN7_MCANSS_EXT_TS_ROLLOVER_LVL_INT_0 |
GIC500_SPI_IN_216 | 216 | MCSPI0_INTR_SPI_0 |
GIC500_SPI_IN_217 | 217 | MCSPI1_INTR_SPI_0 |
GIC500_SPI_IN_218 | 218 | MCSPI2_INTR_SPI_0 |
GIC500_SPI_IN_219 | 219 | MCSPI3_INTR_SPI_0 |
GIC500_SPI_IN_220 | 220 | MCSPI4_INTR_SPI_0 |
GIC500_SPI_IN_221 | 221 | MCSPI5_INTR_SPI_0 |
GIC500_SPI_IN_222 | 222 | MCSPI6_INTR_SPI_0 |
GIC500_SPI_IN_223 | 223 | MCSPI7_INTR_SPI_0 |
GIC500_SPI_IN_224 | 224 | UART0_USART_IRQ_0 |
GIC500_SPI_IN_225 | 225 | UART1_USART_IRQ_0 |
GIC500_SPI_IN_226 | 226 | UART2_USART_IRQ_0 |
GIC500_SPI_IN_227 | 227 | UART3_USART_IRQ_0 |
GIC500_SPI_IN_228 | 228 | UART4_USART_IRQ_0 |
GIC500_SPI_IN_229 | 229 | UART5_USART_IRQ_0 |
GIC500_SPI_IN_230 | 230 | UART6_USART_IRQ_0 |
GIC500_SPI_IN_231 | 231 | UART7_USART_IRQ_0 |
GIC500_SPI_IN_232 | 232 | I2C0_POINTRPEND_0 |
GIC500_SPI_IN_233 | 233 | I2C1_POINTRPEND_0 |
GIC500_SPI_IN_234 | 234 | I2C2_POINTRPEND_0 |
GIC500_SPI_IN_235 | 235 | I2C3_POINTRPEND_0 |
GIC500_SPI_IN_236 | 236 | I2C4_POINTRPEND_0 |
GIC500_SPI_IN_237 | 237 | I2C5_POINTRPEND_0 |
GIC500_SPI_IN_238 | 238 | I2C6_POINTRPEND_0 |
GIC500_SPI_IN_240 | 240 | RTI0_INTR_WWD_0 |
GIC500_SPI_IN_241 | 241 | RTI1_INTR_WWD_0 |
GIC500_SPI_IN_248 | 248 | DDR0_DDRSS_CONTROLLER_0 |
GIC500_SPI_IN_249 | 249 | DDR0_DDRSS_V2A_OTHER_ERR_LVL_0 |
GIC500_SPI_IN_250 | 250 | DDR0_DDRSS_HS_PHY_GLOBAL_ERROR_0 |
GIC500_SPI_IN_251 | 251 | DDR0_DDRSS_PLL_FREQ_CHANGE_REQ_0 |
GIC500_SPI_IN_256 | 256 | TIMER0_INTR_PEND_0 |
GIC500_SPI_IN_257 | 257 | TIMER1_INTR_PEND_0 |
GIC500_SPI_IN_258 | 258 | TIMER2_INTR_PEND_0 |
GIC500_SPI_IN_259 | 259 | TIMER3_INTR_PEND_0 |
GIC500_SPI_IN_260 | 260 | TIMER4_INTR_PEND_0 |
GIC500_SPI_IN_261 | 261 | TIMER5_INTR_PEND_0 |
GIC500_SPI_IN_262 | 262 | TIMER6_INTR_PEND_0 |
GIC500_SPI_IN_263 | 263 | TIMER7_INTR_PEND_0 |
GIC500_SPI_IN_264 | 264 | TIMER8_INTR_PEND_0 |
GIC500_SPI_IN_265 | 265 | TIMER9_INTR_PEND_0 |
GIC500_SPI_IN_266 | 266 | TIMER10_INTR_PEND_0 |
GIC500_SPI_IN_267 | 267 | TIMER11_INTR_PEND_0 |
GIC500_SPI_IN_268 | 268 | TIMER12_INTR_PEND_0 |
GIC500_SPI_IN_269 | 269 | TIMER13_INTR_PEND_0 |
GIC500_SPI_IN_270 | 270 | TIMER14_INTR_PEND_0 |
GIC500_SPI_IN_271 | 271 | TIMER15_INTR_PEND_0 |
GIC500_SPI_IN_272 | 272 | TIMER16_INTR_PEND_0 |
GIC500_SPI_IN_273 | 273 | TIMER17_INTR_PEND_0 |
GIC500_SPI_IN_274 | 274 | TIMER18_INTR_PEND_0 |
GIC500_SPI_IN_275 | 275 | TIMER19_INTR_PEND_0 |
GIC500_SPI_IN_280 | 280 | UART8_USART_IRQ_0 |
GIC500_SPI_IN_281 | 281 | UART9_USART_IRQ_0 |
GIC500_SPI_IN_282 | 282 | GLUELOGIC_SOCA_INT_GLUE_SOCA_INT_0 |
GIC500_SPI_IN_283 | 283 | GLUELOGIC_SOCB_INT_GLUE_SOCB_INT_0 |
GIC500_SPI_IN_284 | 284 | I3C0_I3C__INT_0 |
GIC500_SPI_IN_310 | 310 | EHRPWM0_EPWM_ETINT_0 |
GIC500_SPI_IN_311 | 311 | EHRPWM1_EPWM_ETINT_0 |
GIC500_SPI_IN_312 | 312 | EHRPWM2_EPWM_ETINT_0 |
GIC500_SPI_IN_313 | 313 | EHRPWM3_EPWM_ETINT_0 |
GIC500_SPI_IN_314 | 314 | EHRPWM4_EPWM_ETINT_0 |
GIC500_SPI_IN_315 | 315 | EHRPWM5_EPWM_ETINT_0 |
GIC500_SPI_IN_316 | 316 | EHRPWM0_EPWM_TRIPZINT_0 |
GIC500_SPI_IN_317 | 317 | EHRPWM1_EPWM_TRIPZINT_0 |
GIC500_SPI_IN_318 | 318 | EHRPWM2_EPWM_TRIPZINT_0 |
GIC500_SPI_IN_319 | 319 | EHRPWM3_EPWM_TRIPZINT_0 |
GIC500_SPI_IN_320 | 320 | EHRPWM4_EPWM_TRIPZINT_0 |
GIC500_SPI_IN_321 | 321 | EHRPWM5_EPWM_TRIPZINT_0 |
GIC500_SPI_IN_322 | 322 | EQEP0_EQEP_INT_0 |
GIC500_SPI_IN_323 | 323 | EQEP1_EQEP_INT_0 |
GIC500_SPI_IN_324 | 324 | EQEP2_EQEP_INT_0 |
GIC500_SPI_IN_325 | 325 | ECAP0_ECAP_INT_0 |
GIC500_SPI_IN_326 | 326 | ECAP1_ECAP_INT_0 |
GIC500_SPI_IN_327 | 327 | ECAP2_ECAP_INT_0 |
GIC500_SPI_IN_328 | 328 | DCC0_INTR_DONE_LEVEL_0 |
GIC500_SPI_IN_329 | 329 | DCC1_INTR_DONE_LEVEL_0 |
GIC500_SPI_IN_330 | 330 | DCC2_INTR_DONE_LEVEL_0 |
GIC500_SPI_IN_331 | 331 | DCC3_INTR_DONE_LEVEL_0 |
GIC500_SPI_IN_332 | 332 | DCC4_INTR_DONE_LEVEL_0 |
GIC500_SPI_IN_333 | 333 | DCC5_INTR_DONE_LEVEL_0 |
GIC500_SPI_IN_334 | 334 | DCC6_INTR_DONE_LEVEL_0 |
GIC500_SPI_IN_356 | 356 | PCIE1_PCIE_LEGACY_PULSE_0 |
GIC500_SPI_IN_357 | 357 | PCIE1_PCIE_DOWNSTREAM_PULSE_0 |
GIC500_SPI_IN_358 | 358 | PCIE1_PCIE_FLR_PULSE_0 |
GIC500_SPI_IN_359 | 359 | PCIE1_PCIE_PHY_LEVEL_0 |
GIC500_SPI_IN_360 | 360 | PCIE1_PCIE_LOCAL_LEVEL_0 |
GIC500_SPI_IN_361 | 361 | PCIE1_PCIE_ERROR_PULSE_0 |
GIC500_SPI_IN_362 | 362 | PCIE1_PCIE_LINK_STATE_PULSE_0 |
GIC500_SPI_IN_363 | 363 | PCIE1_PCIE_PWR_STATE_PULSE_0 |
GIC500_SPI_IN_364 | 364 | PCIE1_PCIE_PTM_VALID_PULSE_0 |
GIC500_SPI_IN_365 | 365 | PCIE1_PCIE_HOT_RESET_PULSE_0 |
GIC500_SPI_IN_366 | 366 | PCIE1_PCIE_CPTS_PEND_0 |
GIC500_SPI_IN_392 | 392 | GPIOMUX_INTRTR0_OUTP_8 |
GIC500_SPI_IN_393 | 393 | GPIOMUX_INTRTR0_OUTP_9 |
GIC500_SPI_IN_394 | 394 | GPIOMUX_INTRTR0_OUTP_10 |
GIC500_SPI_IN_395 | 395 | GPIOMUX_INTRTR0_OUTP_11 |
GIC500_SPI_IN_396 | 396 | GPIOMUX_INTRTR0_OUTP_12 |
GIC500_SPI_IN_397 | 397 | GPIOMUX_INTRTR0_OUTP_13 |
GIC500_SPI_IN_398 | 398 | GPIOMUX_INTRTR0_OUTP_14 |
GIC500_SPI_IN_399 | 399 | GPIOMUX_INTRTR0_OUTP_15 |
GIC500_SPI_IN_400 | 400 | GPIOMUX_INTRTR0_OUTP_16 |
GIC500_SPI_IN_401 | 401 | GPIOMUX_INTRTR0_OUTP_17 |
GIC500_SPI_IN_402 | 402 | GPIOMUX_INTRTR0_OUTP_18 |
GIC500_SPI_IN_403 | 403 | GPIOMUX_INTRTR0_OUTP_19 |
GIC500_SPI_IN_404 | 404 | GPIOMUX_INTRTR0_OUTP_20 |
GIC500_SPI_IN_405 | 405 | GPIOMUX_INTRTR0_OUTP_21 |
GIC500_SPI_IN_406 | 406 | GPIOMUX_INTRTR0_OUTP_22 |
GIC500_SPI_IN_407 | 407 | GPIOMUX_INTRTR0_OUTP_23 |
GIC500_SPI_IN_408 | 408 | GPIOMUX_INTRTR0_OUTP_24 |
GIC500_SPI_IN_409 | 409 | GPIOMUX_INTRTR0_OUTP_25 |
GIC500_SPI_IN_410 | 410 | GPIOMUX_INTRTR0_OUTP_26 |
GIC500_SPI_IN_411 | 411 | GPIOMUX_INTRTR0_OUTP_27 |
GIC500_SPI_IN_412 | 412 | GPIOMUX_INTRTR0_OUTP_28 |
GIC500_SPI_IN_413 | 413 | GPIOMUX_INTRTR0_OUTP_29 |
GIC500_SPI_IN_414 | 414 | GPIOMUX_INTRTR0_OUTP_30 |
GIC500_SPI_IN_415 | 415 | GPIOMUX_INTRTR0_OUTP_31 |
GIC500_SPI_IN_416 | 416 | GPIOMUX_INTRTR0_OUTP_32 |
GIC500_SPI_IN_417 | 417 | GPIOMUX_INTRTR0_OUTP_33 |
GIC500_SPI_IN_418 | 418 | GPIOMUX_INTRTR0_OUTP_34 |
GIC500_SPI_IN_419 | 419 | GPIOMUX_INTRTR0_OUTP_35 |
GIC500_SPI_IN_420 | 420 | GPIOMUX_INTRTR0_OUTP_36 |
GIC500_SPI_IN_421 | 421 | GPIOMUX_INTRTR0_OUTP_37 |
GIC500_SPI_IN_422 | 422 | GPIOMUX_INTRTR0_OUTP_38 |
GIC500_SPI_IN_423 | 423 | GPIOMUX_INTRTR0_OUTP_39 |
GIC500_SPI_IN_424 | 424 | GPIOMUX_INTRTR0_OUTP_40 |
GIC500_SPI_IN_425 | 425 | GPIOMUX_INTRTR0_OUTP_41 |
GIC500_SPI_IN_426 | 426 | GPIOMUX_INTRTR0_OUTP_42 |
GIC500_SPI_IN_427 | 427 | GPIOMUX_INTRTR0_OUTP_43 |
GIC500_SPI_IN_428 | 428 | GPIOMUX_INTRTR0_OUTP_44 |
GIC500_SPI_IN_429 | 429 | GPIOMUX_INTRTR0_OUTP_45 |
GIC500_SPI_IN_430 | 430 | GPIOMUX_INTRTR0_OUTP_46 |
GIC500_SPI_IN_431 | 431 | GPIOMUX_INTRTR0_OUTP_47 |
GIC500_SPI_IN_432 | 432 | GPIOMUX_INTRTR0_OUTP_48 |
GIC500_SPI_IN_433 | 433 | GPIOMUX_INTRTR0_OUTP_49 |
GIC500_SPI_IN_434 | 434 | GPIOMUX_INTRTR0_OUTP_50 |
GIC500_SPI_IN_435 | 435 | GPIOMUX_INTRTR0_OUTP_51 |
GIC500_SPI_IN_436 | 436 | GPIOMUX_INTRTR0_OUTP_52 |
GIC500_SPI_IN_437 | 437 | GPIOMUX_INTRTR0_OUTP_53 |
GIC500_SPI_IN_438 | 438 | GPIOMUX_INTRTR0_OUTP_54 |
GIC500_SPI_IN_439 | 439 | GPIOMUX_INTRTR0_OUTP_55 |
GIC500_SPI_IN_440 | 440 | GPIOMUX_INTRTR0_OUTP_56 |
GIC500_SPI_IN_441 | 441 | GPIOMUX_INTRTR0_OUTP_57 |
GIC500_SPI_IN_442 | 442 | GPIOMUX_INTRTR0_OUTP_58 |
GIC500_SPI_IN_443 | 443 | GPIOMUX_INTRTR0_OUTP_59 |
GIC500_SPI_IN_444 | 444 | GPIOMUX_INTRTR0_OUTP_60 |
GIC500_SPI_IN_445 | 445 | GPIOMUX_INTRTR0_OUTP_61 |
GIC500_SPI_IN_446 | 446 | GPIOMUX_INTRTR0_OUTP_62 |
GIC500_SPI_IN_447 | 447 | GPIOMUX_INTRTR0_OUTP_63 |
GIC500_SPI_IN_448 | 448 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_64 |
GIC500_SPI_IN_449 | 449 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_65 |
GIC500_SPI_IN_450 | 450 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_66 |
GIC500_SPI_IN_451 | 451 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_67 |
GIC500_SPI_IN_452 | 452 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_68 |
GIC500_SPI_IN_453 | 453 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_69 |
GIC500_SPI_IN_454 | 454 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_70 |
GIC500_SPI_IN_455 | 455 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_71 |
GIC500_SPI_IN_456 | 456 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_72 |
GIC500_SPI_IN_457 | 457 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_73 |
GIC500_SPI_IN_458 | 458 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_74 |
GIC500_SPI_IN_459 | 459 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_75 |
GIC500_SPI_IN_460 | 460 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_76 |
GIC500_SPI_IN_461 | 461 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_77 |
GIC500_SPI_IN_462 | 462 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_78 |
GIC500_SPI_IN_463 | 463 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_79 |
GIC500_SPI_IN_464 | 464 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_80 |
GIC500_SPI_IN_465 | 465 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_81 |
GIC500_SPI_IN_466 | 466 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_82 |
GIC500_SPI_IN_467 | 467 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_83 |
GIC500_SPI_IN_468 | 468 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_84 |
GIC500_SPI_IN_469 | 469 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_85 |
GIC500_SPI_IN_470 | 470 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_86 |
GIC500_SPI_IN_471 | 471 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_87 |
GIC500_SPI_IN_472 | 472 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_88 |
GIC500_SPI_IN_473 | 473 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_89 |
GIC500_SPI_IN_474 | 474 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_90 |
GIC500_SPI_IN_475 | 475 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_91 |
GIC500_SPI_IN_476 | 476 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_92 |
GIC500_SPI_IN_477 | 477 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_93 |
GIC500_SPI_IN_478 | 478 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_94 |
GIC500_SPI_IN_479 | 479 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_95 |
GIC500_SPI_IN_480 | 480 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_96 |
GIC500_SPI_IN_481 | 481 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_97 |
GIC500_SPI_IN_482 | 482 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_98 |
GIC500_SPI_IN_483 | 483 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_99 |
GIC500_SPI_IN_484 | 484 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_100 |
GIC500_SPI_IN_485 | 485 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_101 |
GIC500_SPI_IN_486 | 486 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_102 |
GIC500_SPI_IN_487 | 487 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_103 |
GIC500_SPI_IN_488 | 488 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_104 |
GIC500_SPI_IN_489 | 489 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_105 |
GIC500_SPI_IN_490 | 490 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_106 |
GIC500_SPI_IN_491 | 491 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_107 |
GIC500_SPI_IN_492 | 492 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_108 |
GIC500_SPI_IN_493 | 493 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_109 |
GIC500_SPI_IN_494 | 494 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_110 |
GIC500_SPI_IN_495 | 495 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_111 |
GIC500_SPI_IN_496 | 496 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_112 |
GIC500_SPI_IN_497 | 497 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_113 |
GIC500_SPI_IN_498 | 498 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_114 |
GIC500_SPI_IN_499 | 499 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_115 |
GIC500_SPI_IN_500 | 500 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_116 |
GIC500_SPI_IN_501 | 501 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_117 |
GIC500_SPI_IN_502 | 502 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_118 |
GIC500_SPI_IN_503 | 503 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_119 |
GIC500_SPI_IN_504 | 504 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_120 |
GIC500_SPI_IN_505 | 505 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_121 |
GIC500_SPI_IN_506 | 506 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_122 |
GIC500_SPI_IN_507 | 507 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_123 |
GIC500_SPI_IN_508 | 508 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_124 |
GIC500_SPI_IN_509 | 509 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_125 |
GIC500_SPI_IN_510 | 510 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_126 |
GIC500_SPI_IN_511 | 511 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_127 |
GIC500_SPI_IN_512 | 512 | COMPUTE_CLUSTER0_MSMC_EN_SOC_EVENTS_OUT_LEVEL_0 |
GIC500_SPI_IN_513 | 513 | COMPUTE_CLUSTER0_MSMC_EN_SOC_EVENTS_OUT_LEVEL_1 |
GIC500_SPI_IN_514 | 514 | COMPUTE_CLUSTER0_MSMC_EN_SOC_EVENTS_OUT_LEVEL_2 |
GIC500_SPI_IN_515 | 515 | COMPUTE_CLUSTER0_MSMC_EN_SOC_EVENTS_OUT_LEVEL_3 |
GIC500_SPI_IN_516 | 516 | COMPUTE_CLUSTER0_MSMC_EN_SOC_EVENTS_OUT_LEVEL_4 |
GIC500_SPI_IN_517 | 517 | COMPUTE_CLUSTER0_MSMC_EN_SOC_EVENTS_OUT_LEVEL_5 |
GIC500_SPI_IN_518 | 518 | COMPUTE_CLUSTER0_MSMC_EN_SOC_EVENTS_OUT_LEVEL_6 |
GIC500_SPI_IN_519 | 519 | COMPUTE_CLUSTER0_MSMC_EN_SOC_EVENTS_OUT_LEVEL_7 |
GIC500_SPI_IN_520 | 520 | COMPUTE_CLUSTER0_MSMC_EN_SOC_EVENTS_OUT_LEVEL_8 |
GIC500_SPI_IN_521 | 521 | COMPUTE_CLUSTER0_MSMC_EN_SOC_EVENTS_OUT_LEVEL_9 |
GIC500_SPI_IN_522 | 522 | COMPUTE_CLUSTER0_MSMC_EN_SOC_EVENTS_OUT_LEVEL_10 |
GIC500_SPI_IN_523 | 523 | COMPUTE_CLUSTER0_MSMC_EN_SOC_EVENTS_OUT_LEVEL_11 |
GIC500_SPI_IN_524 | 524 | COMPUTE_CLUSTER0_MSMC_EN_SOC_EVENTS_OUT_LEVEL_12 |
GIC500_SPI_IN_525 | 525 | COMPUTE_CLUSTER0_MSMC_EN_SOC_EVENTS_OUT_LEVEL_13 |
GIC500_SPI_IN_526 | 526 | COMPUTE_CLUSTER0_MSMC_EN_SOC_EVENTS_OUT_LEVEL_14 |
GIC500_SPI_IN_527 | 527 | COMPUTE_CLUSTER0_MSMC_EN_SOC_EVENTS_OUT_LEVEL_15 |
GIC500_SPI_IN_528 | 528 | COMPUTE_CLUSTER0_MSMC_EN_SOC_EVENTS_OUT_LEVEL_16 |
GIC500_SPI_IN_529 | 529 | COMPUTE_CLUSTER0_MSMC_EN_SOC_EVENTS_OUT_LEVEL_17 |
GIC500_SPI_IN_530 | 530 | COMPUTE_CLUSTER0_MSMC_EN_SOC_EVENTS_OUT_LEVEL_18 |
GIC500_SPI_IN_531 | 531 | COMPUTE_CLUSTER0_MSMC_EN_SOC_EVENTS_OUT_LEVEL_19 |
GIC500_SPI_IN_532 | 532 | COMPUTE_CLUSTER0_MSMC_EN_SOC_EVENTS_OUT_LEVEL_20 |
GIC500_SPI_IN_533 | 533 | COMPUTE_CLUSTER0_MSMC_EN_SOC_EVENTS_OUT_LEVEL_21 |
GIC500_SPI_IN_534 | 534 | COMPUTE_CLUSTER0_MSMC_EN_SOC_EVENTS_OUT_LEVEL_22 |
GIC500_SPI_IN_535 | 535 | COMPUTE_CLUSTER0_MSMC_EN_SOC_EVENTS_OUT_LEVEL_23 |
GIC500_SPI_IN_536 | 536 | COMPUTE_CLUSTER0_MSMC_EN_SOC_EVENTS_OUT_LEVEL_24 |
GIC500_SPI_IN_537 | 537 | COMPUTE_CLUSTER0_MSMC_EN_SOC_EVENTS_OUT_LEVEL_25 |
GIC500_SPI_IN_538 | 538 | COMPUTE_CLUSTER0_MSMC_EN_SOC_EVENTS_OUT_LEVEL_26 |
GIC500_SPI_IN_539 | 539 | COMPUTE_CLUSTER0_MSMC_EN_SOC_EVENTS_OUT_LEVEL_27 |
GIC500_SPI_IN_540 | 540 | COMPUTE_CLUSTER0_MSMC_EN_SOC_EVENTS_OUT_LEVEL_28 |
GIC500_SPI_IN_541 | 541 | COMPUTE_CLUSTER0_MSMC_EN_SOC_EVENTS_OUT_LEVEL_29 |
GIC500_SPI_IN_542 | 542 | COMPUTE_CLUSTER0_MSMC_EN_SOC_EVENTS_OUT_LEVEL_30 |
GIC500_SPI_IN_543 | 543 | COMPUTE_CLUSTER0_MSMC_EN_SOC_EVENTS_OUT_LEVEL_31 |
GIC500_SPI_IN_544 | 544 | CMPEVENT_INTRTR0_OUTP_0 |
GIC500_SPI_IN_545 | 545 | CMPEVENT_INTRTR0_OUTP_1 |
GIC500_SPI_IN_546 | 546 | CMPEVENT_INTRTR0_OUTP_2 |
GIC500_SPI_IN_547 | 547 | CMPEVENT_INTRTR0_OUTP_3 |
GIC500_SPI_IN_576 | 576 | MCASP0_XMIT_INTR_PEND_0 |
GIC500_SPI_IN_577 | 577 | MCASP0_REC_INTR_PEND_0 |
GIC500_SPI_IN_578 | 578 | MCASP1_XMIT_INTR_PEND_0 |
GIC500_SPI_IN_579 | 579 | MCASP1_REC_INTR_PEND_0 |
GIC500_SPI_IN_580 | 580 | MCASP2_XMIT_INTR_PEND_0 |
GIC500_SPI_IN_581 | 581 | MCASP2_REC_INTR_PEND_0 |
GIC500_SPI_IN_608 | 608 | MCAN8_MCANSS_MCAN_LVL_INT_0 |
GIC500_SPI_IN_609 | 609 | MCAN8_MCANSS_MCAN_LVL_INT_1 |
GIC500_SPI_IN_610 | 610 | MCAN8_MCANSS_EXT_TS_ROLLOVER_LVL_INT_0 |
GIC500_SPI_IN_611 | 611 | MCAN9_MCANSS_MCAN_LVL_INT_0 |
GIC500_SPI_IN_612 | 612 | MCAN9_MCANSS_MCAN_LVL_INT_1 |
GIC500_SPI_IN_613 | 613 | MCAN9_MCANSS_EXT_TS_ROLLOVER_LVL_INT_0 |
GIC500_SPI_IN_614 | 614 | MCAN10_MCANSS_MCAN_LVL_INT_0 |
GIC500_SPI_IN_615 | 615 | MCAN10_MCANSS_MCAN_LVL_INT_1 |
GIC500_SPI_IN_616 | 616 | MCAN10_MCANSS_EXT_TS_ROLLOVER_LVL_INT_0 |
GIC500_SPI_IN_617 | 617 | MCAN11_MCANSS_MCAN_LVL_INT_0 |
GIC500_SPI_IN_618 | 618 | MCAN11_MCANSS_MCAN_LVL_INT_1 |
GIC500_SPI_IN_619 | 619 | MCAN11_MCANSS_EXT_TS_ROLLOVER_LVL_INT_0 |
GIC500_SPI_IN_620 | 620 | MCAN12_MCANSS_MCAN_LVL_INT_0 |
GIC500_SPI_IN_621 | 621 | MCAN12_MCANSS_MCAN_LVL_INT_1 |
GIC500_SPI_IN_622 | 622 | MCAN12_MCANSS_EXT_TS_ROLLOVER_LVL_INT_0 |
GIC500_SPI_IN_623 | 623 | MCAN13_MCANSS_MCAN_LVL_INT_0 |
GIC500_SPI_IN_624 | 624 | MCAN13_MCANSS_MCAN_LVL_INT_1 |
GIC500_SPI_IN_625 | 625 | MCAN13_MCANSS_EXT_TS_ROLLOVER_LVL_INT_0 |
GIC500_SPI_IN_626 | 626 | MCAN14_MCANSS_MCAN_LVL_INT_0 |
GIC500_SPI_IN_627 | 627 | MCAN14_MCANSS_MCAN_LVL_INT_1 |
GIC500_SPI_IN_628 | 628 | MCAN14_MCANSS_EXT_TS_ROLLOVER_LVL_INT_0 |
GIC500_SPI_IN_629 | 629 | MCAN15_MCANSS_MCAN_LVL_INT_0 |
GIC500_SPI_IN_630 | 630 | MCAN15_MCANSS_MCAN_LVL_INT_1 |
GIC500_SPI_IN_631 | 631 | MCAN15_MCANSS_EXT_TS_ROLLOVER_LVL_INT_0 |
GIC500_SPI_IN_667 | 667 | PCIE1_PCIE_DPA_PULSE_0 |
GIC500_SPI_IN_672 | 672 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_128 |
GIC500_SPI_IN_673 | 673 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_129 |
GIC500_SPI_IN_674 | 674 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_130 |
GIC500_SPI_IN_675 | 675 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_131 |
GIC500_SPI_IN_676 | 676 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_132 |
GIC500_SPI_IN_677 | 677 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_133 |
GIC500_SPI_IN_678 | 678 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_134 |
GIC500_SPI_IN_679 | 679 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_135 |
GIC500_SPI_IN_680 | 680 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_136 |
GIC500_SPI_IN_681 | 681 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_137 |
GIC500_SPI_IN_682 | 682 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_138 |
GIC500_SPI_IN_683 | 683 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_139 |
GIC500_SPI_IN_684 | 684 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_140 |
GIC500_SPI_IN_685 | 685 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_141 |
GIC500_SPI_IN_686 | 686 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_142 |
GIC500_SPI_IN_687 | 687 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_143 |
GIC500_SPI_IN_688 | 688 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_144 |
GIC500_SPI_IN_689 | 689 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_145 |
GIC500_SPI_IN_690 | 690 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_146 |
GIC500_SPI_IN_691 | 691 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_147 |
GIC500_SPI_IN_692 | 692 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_148 |
GIC500_SPI_IN_693 | 693 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_149 |
GIC500_SPI_IN_694 | 694 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_150 |
GIC500_SPI_IN_695 | 695 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_151 |
GIC500_SPI_IN_696 | 696 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_152 |
GIC500_SPI_IN_697 | 697 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_153 |
GIC500_SPI_IN_698 | 698 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_154 |
GIC500_SPI_IN_699 | 699 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_155 |
GIC500_SPI_IN_700 | 700 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_156 |
GIC500_SPI_IN_701 | 701 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_157 |
GIC500_SPI_IN_702 | 702 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_158 |
GIC500_SPI_IN_703 | 703 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_159 |
GIC500_SPI_IN_704 | 704 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_160 |
GIC500_SPI_IN_705 | 705 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_161 |
GIC500_SPI_IN_706 | 706 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_162 |
GIC500_SPI_IN_707 | 707 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_163 |
GIC500_SPI_IN_708 | 708 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_164 |
GIC500_SPI_IN_709 | 709 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_165 |
GIC500_SPI_IN_710 | 710 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_166 |
GIC500_SPI_IN_711 | 711 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_167 |
GIC500_SPI_IN_712 | 712 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_168 |
GIC500_SPI_IN_713 | 713 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_169 |
GIC500_SPI_IN_714 | 714 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_170 |
GIC500_SPI_IN_715 | 715 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_171 |
GIC500_SPI_IN_716 | 716 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_172 |
GIC500_SPI_IN_717 | 717 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_173 |
GIC500_SPI_IN_718 | 718 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_174 |
GIC500_SPI_IN_719 | 719 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_175 |
GIC500_SPI_IN_720 | 720 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_176 |
GIC500_SPI_IN_721 | 721 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_177 |
GIC500_SPI_IN_722 | 722 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_178 |
GIC500_SPI_IN_723 | 723 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_179 |
GIC500_SPI_IN_724 | 724 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_180 |
GIC500_SPI_IN_725 | 725 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_181 |
GIC500_SPI_IN_726 | 726 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_182 |
GIC500_SPI_IN_727 | 727 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_183 |
GIC500_SPI_IN_728 | 728 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_184 |
GIC500_SPI_IN_729 | 729 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_185 |
GIC500_SPI_IN_730 | 730 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_186 |
GIC500_SPI_IN_731 | 731 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_187 |
GIC500_SPI_IN_732 | 732 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_188 |
GIC500_SPI_IN_733 | 733 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_189 |
GIC500_SPI_IN_734 | 734 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_190 |
GIC500_SPI_IN_735 | 735 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_191 |
GIC500_SPI_IN_736 | 736 | COMPUTE_CLUSTER0_MSMC_EN_SOC_EVENTS_OUT_LEVEL_32 |
GIC500_SPI_IN_737 | 737 | COMPUTE_CLUSTER0_MSMC_EN_SOC_EVENTS_OUT_LEVEL_33 |
GIC500_SPI_IN_738 | 738 | COMPUTE_CLUSTER0_MSMC_EN_SOC_EVENTS_OUT_LEVEL_34 |
GIC500_SPI_IN_739 | 739 | COMPUTE_CLUSTER0_MSMC_EN_SOC_EVENTS_OUT_LEVEL_35 |
GIC500_SPI_IN_740 | 740 | COMPUTE_CLUSTER0_MSMC_EN_SOC_EVENTS_OUT_LEVEL_36 |
GIC500_SPI_IN_741 | 741 | COMPUTE_CLUSTER0_MSMC_EN_SOC_EVENTS_OUT_LEVEL_37 |
GIC500_SPI_IN_742 | 742 | COMPUTE_CLUSTER0_MSMC_EN_SOC_EVENTS_OUT_LEVEL_38 |
GIC500_SPI_IN_743 | 743 | COMPUTE_CLUSTER0_MSMC_EN_SOC_EVENTS_OUT_LEVEL_39 |
GIC500_SPI_IN_744 | 744 | COMPUTE_CLUSTER0_MSMC_EN_SOC_EVENTS_OUT_LEVEL_40 |
GIC500_SPI_IN_745 | 745 | COMPUTE_CLUSTER0_MSMC_EN_SOC_EVENTS_OUT_LEVEL_41 |
GIC500_SPI_IN_746 | 746 | COMPUTE_CLUSTER0_MSMC_EN_SOC_EVENTS_OUT_LEVEL_42 |
GIC500_SPI_IN_747 | 747 | COMPUTE_CLUSTER0_MSMC_EN_SOC_EVENTS_OUT_LEVEL_43 |
GIC500_SPI_IN_748 | 748 | COMPUTE_CLUSTER0_MSMC_EN_SOC_EVENTS_OUT_LEVEL_44 |
GIC500_SPI_IN_749 | 749 | COMPUTE_CLUSTER0_MSMC_EN_SOC_EVENTS_OUT_LEVEL_45 |
GIC500_SPI_IN_750 | 750 | COMPUTE_CLUSTER0_MSMC_EN_SOC_EVENTS_OUT_LEVEL_46 |
GIC500_SPI_IN_751 | 751 | COMPUTE_CLUSTER0_MSMC_EN_SOC_EVENTS_OUT_LEVEL_47 |
GIC500_SPI_IN_752 | 752 | COMPUTE_CLUSTER0_MSMC_EN_SOC_EVENTS_OUT_LEVEL_48 |
GIC500_SPI_IN_753 | 753 | COMPUTE_CLUSTER0_MSMC_EN_SOC_EVENTS_OUT_LEVEL_49 |
GIC500_SPI_IN_754 | 754 | COMPUTE_CLUSTER0_MSMC_EN_SOC_EVENTS_OUT_LEVEL_50 |
GIC500_SPI_IN_755 | 755 | COMPUTE_CLUSTER0_MSMC_EN_SOC_EVENTS_OUT_LEVEL_51 |
GIC500_SPI_IN_756 | 756 | COMPUTE_CLUSTER0_MSMC_EN_SOC_EVENTS_OUT_LEVEL_52 |
GIC500_SPI_IN_757 | 757 | COMPUTE_CLUSTER0_MSMC_EN_SOC_EVENTS_OUT_LEVEL_53 |
GIC500_SPI_IN_758 | 758 | COMPUTE_CLUSTER0_MSMC_EN_SOC_EVENTS_OUT_LEVEL_54 |
GIC500_SPI_IN_759 | 759 | COMPUTE_CLUSTER0_MSMC_EN_SOC_EVENTS_OUT_LEVEL_55 |
GIC500_SPI_IN_760 | 760 | COMPUTE_CLUSTER0_MSMC_EN_SOC_EVENTS_OUT_LEVEL_56 |
GIC500_SPI_IN_761 | 761 | COMPUTE_CLUSTER0_MSMC_EN_SOC_EVENTS_OUT_LEVEL_57 |
GIC500_SPI_IN_762 | 762 | COMPUTE_CLUSTER0_MSMC_EN_SOC_EVENTS_OUT_LEVEL_58 |
GIC500_SPI_IN_763 | 763 | COMPUTE_CLUSTER0_MSMC_EN_SOC_EVENTS_OUT_LEVEL_59 |
GIC500_SPI_IN_764 | 764 | COMPUTE_CLUSTER0_MSMC_EN_SOC_EVENTS_OUT_LEVEL_60 |
GIC500_SPI_IN_765 | 765 | COMPUTE_CLUSTER0_MSMC_EN_SOC_EVENTS_OUT_LEVEL_61 |
GIC500_SPI_IN_766 | 766 | COMPUTE_CLUSTER0_MSMC_EN_SOC_EVENTS_OUT_LEVEL_62 |
GIC500_SPI_IN_767 | 767 | COMPUTE_CLUSTER0_MSMC_EN_SOC_EVENTS_OUT_LEVEL_63 |
GIC500_SPI_IN_771 | 771 | DEBUGSS0_AQCMPINTR_LEVEL_0 |
GIC500_SPI_IN_775 | 775 | DEBUGSS0_CTM_LEVEL_0 |
GIC500_SPI_IN_776 | 776 | R5FSS0_CORE0_PMU_0 |
GIC500_SPI_IN_777 | 777 | R5FSS0_CORE1_PMU_0 |
GIC500_SPI_IN_780 | 780 | CTRL_MMR0_ACCESS_ERR_0 |
GIC500_SPI_IN_781 | 781 | MCU_CTRL_MMR0_ACCESS_ERR_0 |
GIC500_SPI_IN_782 | 782 | USB0_HOST_SYSTEM_ERROR_0 |
GIC500_SPI_IN_787 | 787 | PSC0_PSC_ALLINT_0 |
GIC500_SPI_IN_791 | 791 | CBASS_INFRA0_DEFAULT_ERR_INTR_0 |
GIC500_SPI_IN_792 | 792 | CBASS_INFRA_NON_SAFE0_DEFAULT_ERR_INTR_0 |
GIC500_SPI_IN_793 | 793 | GLUELOGIC_MAIN_CBASS_INTR_OR_GLUE_MAIN_CBASS_AGG_ERR_INTR_0 |
GIC500_SPI_IN_816 | 816 | MCAN16_MCANSS_MCAN_LVL_INT_0 |
GIC500_SPI_IN_817 | 817 | MCAN16_MCANSS_MCAN_LVL_INT_1 |
GIC500_SPI_IN_818 | 818 | MCAN16_MCANSS_EXT_TS_ROLLOVER_LVL_INT_0 |
GIC500_SPI_IN_819 | 819 | MCAN17_MCANSS_MCAN_LVL_INT_0 |
GIC500_SPI_IN_820 | 820 | MCAN17_MCANSS_MCAN_LVL_INT_1 |
GIC500_SPI_IN_821 | 821 | MCAN17_MCANSS_EXT_TS_ROLLOVER_LVL_INT_0 |
GIC500_SPI_IN_848 | 848 | MCU_TIMER0_INTR_PEND_0 |
GIC500_SPI_IN_849 | 849 | MCU_TIMER1_INTR_PEND_0 |
GIC500_SPI_IN_850 | 850 | MCU_TIMER2_INTR_PEND_0 |
GIC500_SPI_IN_851 | 851 | MCU_TIMER3_INTR_PEND_0 |
GIC500_SPI_IN_852 | 852 | MCU_TIMER4_INTR_PEND_0 |
GIC500_SPI_IN_853 | 853 | MCU_TIMER5_INTR_PEND_0 |
GIC500_SPI_IN_854 | 854 | MCU_TIMER6_INTR_PEND_0 |
GIC500_SPI_IN_855 | 855 | MCU_TIMER7_INTR_PEND_0 |
GIC500_SPI_IN_856 | 856 | MCU_TIMER8_INTR_PEND_0 |
GIC500_SPI_IN_857 | 857 | MCU_TIMER9_INTR_PEND_0 |
GIC500_SPI_IN_864 | 864 | MCU_MCAN0_MCANSS_MCAN_LVL_INT_0 |
GIC500_SPI_IN_865 | 865 | MCU_MCAN0_MCANSS_MCAN_LVL_INT_1 |
GIC500_SPI_IN_866 | 866 | MCU_MCAN0_MCANSS_EXT_TS_ROLLOVER_LVL_INT_0 |
GIC500_SPI_IN_867 | 867 | MCU_MCAN1_MCANSS_MCAN_LVL_INT_0 |
GIC500_SPI_IN_868 | 868 | MCU_MCAN1_MCANSS_MCAN_LVL_INT_1 |
GIC500_SPI_IN_869 | 869 | MCU_MCAN1_MCANSS_EXT_TS_ROLLOVER_LVL_INT_0 |
GIC500_SPI_IN_872 | 872 | MCU_FSS0_OSPI_0_OSPI_LVL_INTR_0 |
GIC500_SPI_IN_873 | 873 | MCU_FSS0_OSPI_1_OSPI_LVL_INTR_0 |
GIC500_SPI_IN_874 | 874 | MCU_FSS0_HYPERBUS1P0_0_HPB_INTR_0 |
GIC500_SPI_IN_875 | 875 | MCU_FSS0_FSAS_0_OTFE_INTR_ERR_PEND_0 |
GIC500_SPI_IN_876 | 876 | MCU_FSS0_FSAS_0_ECC_INTR_ERR_PEND_0 |
GIC500_SPI_IN_878 | 878 | MCU_UART0_USART_IRQ_0 |
GIC500_SPI_IN_880 | 880 | MCU_MCSPI0_INTR_SPI_0 |
GIC500_SPI_IN_881 | 881 | MCU_MCSPI1_INTR_SPI_0 |
GIC500_SPI_IN_882 | 882 | MCU_MCSPI2_INTR_SPI_0 |
GIC500_SPI_IN_884 | 884 | MCU_I2C0_POINTRPEND_0 |
GIC500_SPI_IN_885 | 885 | MCU_I2C1_POINTRPEND_0 |
GIC500_SPI_IN_886 | 886 | MCU_I3C0_I3C__INT_0 |
GIC500_SPI_IN_887 | 887 | MCU_I3C1_I3C__INT_0 |
GIC500_SPI_IN_888 | 888 | MCU_CPSW0_STAT_PEND_0 |
GIC500_SPI_IN_889 | 889 | MCU_CPSW0_MDIO_PEND_0 |
GIC500_SPI_IN_890 | 890 | MCU_CPSW0_EVNT_PEND_0 |
GIC500_SPI_IN_892 | 892 | MCU_ADC0_GEN_LEVEL_0 |
GIC500_SPI_IN_893 | 893 | MCU_ADC1_GEN_LEVEL_0 |
GIC500_SPI_IN_912 | 912 | MCU_SA2_UL0_SA_UL_PKA_0 |
GIC500_SPI_IN_913 | 913 | MCU_SA2_UL0_SA_UL_TRNG_0 |
GIC500_SPI_IN_918 | 918 | MCU_R5FSS0_CORE0_PMU_0 |
GIC500_SPI_IN_919 | 919 | MCU_R5FSS0_CORE1_PMU_0 |
GIC500_SPI_IN_920 | 920 | MCU_CBASS0_LPSC_MCU_COMMON_ERR_INTR_0 |
GIC500_SPI_IN_921 | 921 | GLUELOGIC_DBG_CBASS_INTR_OR_GLUE_DBG_CBASS_AGG_ERR_INTR_0 |
GIC500_SPI_IN_928 | 928 | WKUP_I2C0_POINTRPEND_0 |
GIC500_SPI_IN_929 | 929 | WKUP_UART0_USART_IRQ_0 |
GIC500_SPI_IN_932 | 932 | WKUP_DMSC0_CORTEX_M3_0_SEC_OUT_0 |
GIC500_SPI_IN_933 | 933 | WKUP_DMSC0_CORTEX_M3_0_SEC_OUT_1 |
GIC500_SPI_IN_936 | 936 | WKUP_VTM0_THERM_LVL_GT_TH1_INTR_0 |
GIC500_SPI_IN_937 | 937 | WKUP_VTM0_THERM_LVL_LT_TH0_INTR_0 |
GIC500_SPI_IN_938 | 938 | WKUP_VTM0_THERM_LVL_GT_TH2_INTR_0 |
GIC500_SPI_IN_952 | 952 | WKUP_CBASS0_LPSC_WKUP_COMMON_ERR_INTR_0 |
GIC500_SPI_IN_953 | 953 | GLUELOGIC_FW_CBASS_INTR_OR_GLUE_FW_CBASS_AGG_ERR_INTR_0 |
GIC500_SPI_IN_960 | 960 | WKUP_GPIOMUX_INTRTR0_OUTP_16 |
GIC500_SPI_IN_961 | 961 | WKUP_GPIOMUX_INTRTR0_OUTP_17 |
GIC500_SPI_IN_962 | 962 | WKUP_GPIOMUX_INTRTR0_OUTP_18 |
GIC500_SPI_IN_963 | 963 | WKUP_GPIOMUX_INTRTR0_OUTP_19 |
GIC500_SPI_IN_964 | 964 | WKUP_GPIOMUX_INTRTR0_OUTP_20 |
GIC500_SPI_IN_965 | 965 | WKUP_GPIOMUX_INTRTR0_OUTP_21 |
GIC500_SPI_IN_966 | 966 | WKUP_GPIOMUX_INTRTR0_OUTP_22 |
GIC500_SPI_IN_967 | 967 | WKUP_GPIOMUX_INTRTR0_OUTP_23 |
GIC500_SPI_IN_968 | 968 | WKUP_GPIOMUX_INTRTR0_OUTP_24 |
GIC500_SPI_IN_969 | 969 | WKUP_GPIOMUX_INTRTR0_OUTP_25 |
GIC500_SPI_IN_970 | 970 | WKUP_GPIOMUX_INTRTR0_OUTP_26 |
GIC500_SPI_IN_971 | 971 | WKUP_GPIOMUX_INTRTR0_OUTP_27 |
GIC500_SPI_IN_972 | 972 | WKUP_GPIOMUX_INTRTR0_OUTP_28 |
GIC500_SPI_IN_973 | 973 | WKUP_GPIOMUX_INTRTR0_OUTP_29 |
GIC500_SPI_IN_974 | 974 | WKUP_GPIOMUX_INTRTR0_OUTP_30 |
GIC500_SPI_IN_975 | 975 | WKUP_GPIOMUX_INTRTR0_OUTP_31 |