SPRUIU1C July 2020 – February 2024 DRA821U , DRA821U-Q1
There are four RTI modules integrated in the device MAIN domain. Figure 12-2840 shows their integration in the device.
Table 12-5432 through Table 12-5434 summarize the integration of RTIi (where i = 0, 1, 28, 29) in device MAIN domain.
Each RTI instance is supplied by dedicated RTICLKi mux.
Module Instance | Attributes | |||
Power Sleep Controller | Power Domain | Module Domain | Interconnect | |
RTI0 | PSC0 | PD15 | LPSC80 | CBASS0 |
RTI1 | PSC0 | PD16 | LPSC81 | CBASS0 |
RTI28 | PSC0 | PD24 | LPSC93 | CBASS0 |
RTI29 | PSC0 | PD24 | LPSC94 | CBASS0 |
Clocks | ||||
Module Instance | Module Clock Input | Source Clock Signal | Source | Description |
RTI0 | RTI0_ICLK | MAIN_SYSCLK0/4 | PLLCTRL0 | RTI0 Interface Clock |
RTI0_FCLK | WKUP_HFOSC0_CLKOUT | WKUP_HFOSC0 | RTI0 Functional Clock. For more information about clock multiplexing in RTICLK0 MUX, see CTRLMMR_WWD0_CLKSEL[2-0] CLK_SEL in Control Module (CTRL_MMR). | |
WKUP_LFXOSC0_CLKOUT | WKUP_LFXOSC0 | |||
CLK_12M_RC | WKUP_RC_OSC_12M | |||
CLK_32K | ||||
HFOSC1_CLKOUT | HFOSC1 | |||
RTI1 | RTI1_ICLK | MAIN_SYSCLK0/4 | PLLCTRL0 | RTI1 Interface Clock |
RTI1_FCLK | WKUP_HFOSC0_CLKOUT | WKUP_HFOSC0 | RTI1 Functional Clock. For more information about clock multiplexing in RTICLK1 MUX, see CTRLMMR_WWD1_CLKSEL[2-0] CLK_SEL in Control Module (CTRL_MMR). | |
WKUP_LFXOSC0_CLKOUT | WKUP_LFXOSC0 | |||
CLK_12M_RC | WKUP_RC_OSC_12M | |||
CLK_32K | ||||
HFOSC1_CLKOUT | HFOSC1 | |||
RTI28 | RTI28_ICLK | MAIN_SYSCLK0/4 | PLLCTRL0 | RTI28 Interface Clock |
RTI28_FCLK | WKUP_HFOSC0_CLKOUT | WKUP_HFOSC0 | RTI28 Functional Clock. For more information about clock multiplexing in RTICLK28 MUX, see CTRLMMR_WWD28_CLKSEL[2-0] CLK_SEL in Control Module (CTRL_MMR). | |
WKUP_LFXOSC0_CLKOUT | WKUP_LFXOSC0 | |||
CLK_12M_RC | WKUP_RC_OSC_12M | |||
CLK_32K | ||||
HFOSC1_CLKOUT | HFOSC1 | |||
RTI29 | RTI29_ICLK | MAIN_SYSCLK0/4 | PLLCTRL0 | RTI29 Interface Clock |
RTI29_FCLK | WKUP_HFOSC0_CLKOUT | WKUP_HFOSC0 | RTI29 Functional Clock.. For more information about clock multiplexing in RTICLK29 MUX, see CTRLMMR_WWD29_CLKSEL[2-0] CLK_SEL in Control Module (CTRL_MMR). | |
WKUP_LFXOSC0_CLKOUT | WKUP_LFXOSC0 | |||
CLK_12M_RC | WKUP_RC_OSC_12M | |||
CLK_32K | ||||
HFOSC1_CLKOUT | HFOSC1 | |||
Resets | ||||
Module Instance | Module Reset Input | Source Reset Signal | Source | Description |
RTI0 | RTI0_RST | MOD_G_RST | LPSC80 | RTI0 Asynchronous Reset |
RTI0_POR_RST | MOD_POR_RST | LPSC80 | RTI0 Power-On Reset | |
RTI1 | RTI1_RST | MOD_G_RST | LPSC81 | RTI1 Asynchronous Reset |
RTI1_POR_RST | MOD_POR_RST | LPSC81 | RTI1 Power-On Reset | |
RTI28 | RTI28_RST | MOD_G_RST | LPSC93 | RTI28 Asynchronous Reset |
RTI28_POR_RST | MOD_POR_RST | LPSC93 | RTI28 Power-On Reset | |
RTI29 | RTI29_RST | MOD_G_RST | LPSC94 | RTI29 Asynchronous Reset |
RTI29_POR_RST | MOD_POR_RST | LPSC94 | RTI29 Power-On Reset |
Interrupt Requests | |||||
Module Instance | Module Interrupt Signal | Destination Interrupt Input | Destination | Description | Type |
RTI0 | RTI0_INTR_WWD_0 | GIC500_SPI_IN_240 | COMPUTE_CLUSTER0 | RTI0 window watchdog violation interrupt | Pulse |
ESM0_PLS_IN_656 | ESM0 | RTI0 window watchdog violation interrupt | Pulse | ||
RTI1 | RTI1_INTR_WWD_0 | GIC500_SPI_IN_241 | COMPUTE_CLUSTER0 | RTI1 window watchdog violation interrupt | Pulse |
ESM0_PLS_IN_657 | ESM0 | RTI1 window watchdog violation interrupt | Pulse | ||
RTI28 | RTI28_INTR_WWD_0 | R5FSS0_CORE0_INTR_IN_2 | R5FSS0_CORE0 | RTI28 window watchdog violation interrupt | Pulse |
R5FSS0_CORE1_INTR_IN_2 | R5FSS0_CORE1 | RTI28 window watchdog violation interrupt | Pulse | ||
ESM0_PLS_IN_664 | ESM0 | RTI28 window watchdog violation interrupt | Pulse | ||
RTI29 | RTI29_INTR_WWD_0 | R5FSS0_CORE0_INTR_IN_3 | R5FSS0_CORE0 | RTI29 window watchdog violation interrupt | Pulse |
R5FSS0_CORE1_INTR_IN_3 | R5FSS0_CORE1 | RTI29 window watchdog violation interrupt | Pulse | ||
ESM0_PLS_IN_665 | ESM0 | RTI29 window watchdog violation interrupt | Pulse |