Each PSILSS module supports the following features:
- Implements a PSI-L 1.2 compliant interconnect
- Integrates the configured endpoints, either master or slave, and applies clock, data width or protocol conversion when necessary
- Integrates a single level CBASS for switching traffic between multiple masters and slaves using VBUSP
- It uses the configured data width, clock and reset for the main SCR
- Provides full connectivity between all master and all slave endpoints
- Transactions are routed based on the configured thread map to the defined slave endpoint
- Events are routed based on the configured event map to the defined slave endpoints, or the default event output for an event aggregator
- Support event endpoints that are not PSI-L but still connect to the event interconnect