SPRUIU1C July 2020 – February 2024 DRA821U , DRA821U-Q1
This section describes module integration in the device, including information about clocks, resets, and hardware requests.
Figure 12-2566 shows the ECAP integration.
There are three instances of the Enhanced Capture (ECAP) module integrated in the device.
Table 12-5003 through Table 12-5005 summarize the integration of ECAP0, ECAP1 and ECAP2 modules in device MAIN domain.
Module Instance | Attributes | |||
Power Sleep Controller | Power Domain | Module Domain | Interconnect | |
ECAP0 | PSC0 | PD0 | LPSC6 | CBASS0 |
ECAP1 | PSC0 | PD0 | LPSC6 | CBASS0 |
ECAP2 | PSC0 | PD0 | LPSC6 | CBASS0 |
Clocks | ||||
Module Instance | Module Clock Input | Source Clock Signal | Source | Description |
ECAP0 | ECAP0_FICLK | MAIN_SYSCLK0/4 | PLLCTRL0 | ECAP0 functional and interface clock |
ECAP1 | ECAP1_FICLK | MAIN_SYSCLK0/4 | PLLCTRL0 | ECAP1 functional and interface clock |
ECAP2 | ECAP2_FICLK | MAIN_SYSCLK0/4 | PLLCTRL0 | ECAP2 functional and interface clock |
Resets | ||||
Module Instance | Module Reset Input | Source Reset Signal | Source | Description |
ECAP0 | ECAP0_RST | MOD_G_RST | LPSC6 | Module Reset |
ECAP1 | ECAP1_RST | MOD_G_RST | LPSC6 | Module Reset |
ECAP2 | ECAP2_RST | MOD_G_RST | LPSC6 | Module Reset |
Interrupt Requests | |||||
Module Instance | Module Interrupt Signal | Destination Interrupt Input | Destination | Description | Type |
ECAP0 | ECAP0_ECAP_INT_0 | R5FSS0_CORE0_INTR_IN_354 | R5FSS0_CORE0 | ECAP0 interrupt | Pulse |
R5FSS0_CORE1_INTR_IN_354 | R5FSS0_CORE1 | ||||
GIC500_SPI_IN_325 | COMPUTE_CLUSTER0 | ||||
MAIN2MCU_PLS_INTRTR0_IN_16 | MAIN2MCU_PLS_INTRTR0 | ||||
ECAP1 | ECAP1_ECAP_INT_0 | R5FSS0_CORE0_INTR_IN_355 | R5FSS0_CORE0 | ECAP1 interrupt | Pulse |
R5FSS0_CORE1_INTR_IN_355 | R5FSS0_CORE1 | ||||
GIC500_SPI_IN_326 | COMPUTE_CLUSTER0 | ||||
MAIN2MCU_PLS_INTRTR0_IN_17 | MAIN2MCU_PLS_INTRTR0 | ||||
ECAP2 | ECAP2_ECAP_INT_0 | R5FSS0_CORE0_INTR_IN_356 | R5FSS0_CORE0 | ECAP2 interrupt | Pulse |
R5FSS0_CORE1_INTR_IN_356 | R5FSS0_CORE1 | ||||
GIC500_SPI_IN_327 | COMPUTE_CLUSTER0 | ||||
MAIN2MCU_PLS_INTRTR0_IN_18 | MAIN2MCU_PLS_INTRTR0 |