SPRUIU1C July 2020 – February 2024 DRA821U , DRA821U-Q1
Table 5-1342 provides the device-level view with module asSoCiations to the clock, power, and voltage domains.
VD Name | PD Name | PD Index | LPSC Name | LPSC Index | Modules |
---|---|---|---|---|---|
VD_WKUP/MCU | GP_CORE_CTL_WKUP | 0 | LPSC_WKUP_ALWAYSON | 0 | MCU_PDMA_G2_0, MCU_PDMA_ADC0, MCU_CLK8_ECC_AGGR0_CFG, MCU_PDMA_G1_0, MCU_PDMA_G0_0, MCU_CPT2_PROBEs, MCU_CBASS_FW0, MCU_ARM_ATB_FUNNEL0, MCU_CPT2_AGGREGATOR0, MCU_CBASS0, MCU_NAVSS0, MCU_CPSW0, MCU_FSS0 wrapper, MCU_SPI0, MCU_SPI1, MCU_SPI2, MCU_UART0, MCU_I2C0, MCU_I2C1, MCU_TIMER0, MCU_TIMER1, MCU_TIMER2, MCU_TIMER3, MCU_TIMER4, MCU_TIMER5, MCU_TIMER6, MCU_TIMER7, MCU_TIMER8, MCU_TIMER9, MCU_DCC0, MCU_DCC1, MCU_DCC2, MCU_ESM0, MCU_PSROM0, MCU_SRAM0, MCU_SEC_MMR0, MCU_PLL_CFG0, MCU_CTRL_MMR0, WKUP_DPPA0, WKUP_GPIOMUX_INTRTR0, WKUP_CLK4_ECC_AGGR0_CFG, WKUP_VTM0, WKUP_CBASS_FW0, WKUP_CBASS0, WKUP_CTRL_MMR0, WKUP_PSC0, WKUP_CTRL_MMR0, WKUP_ESM0 |
LPSC_DMSC | 1 | WKUP_DMSC0 | |||
LPSC_DEBUG2DMSC | 2 | - | |||
LPSC_WKUP_GPIO | 3 | WKUP_GPIO0, WKUP_GPIO1, WKUP_UART0, WKUP_I2C0 | |||
LPSC_WKUPMCU2MAIN | 4 | - | |||
LPSC_MAIN2WKUPMCU | 5 | - | |||
LPSC_MCU_TEST | 6 | MCU_EFUSE0, MCU_PBIST0 | |||
LPSC_MCU_DEBUG | 7 | MCU_DBG_CBASS0 | |||
LPSC_MCU_MCAN_0 | 8 | MCU_MCANSS0 | |||
LPSC_MCU_MCAN_1 | 9 | MCU_MCANSS1 | |||
LPSC_MCU_OSPI_0 | 10 | MCU_FSS0_OSPI0 | |||
LPSC_MCU_OSPI_1 | 11 | ||||
LPSC_MCU_HYPERBUS | 12 | MCU_FSS0_HPB0 | |||
LPSC_MCU_I3C_0 | 13 | MCU_I3C0 | |||
LPSC_MCU_I3C_1 | 14 | - | |||
LPSC_MCU_ADC_0 | 15 | MCU_ADC0 | |||
LPSC_MCU_ADC_1 | 16 | ||||
LPSC_WKUP_SPARE0 | 17 | - | |||
LPSC_WKUP_SPARE1 | 18 | - | |||
PD_MCU_R5FSS | 1 | LPSC_MCU_R5FSS0_0 | 19 | MCU_RTI0, MCU_R5FSS0_CORE0 | |
LPSC_MCU_R5FSS0_1 | 20 | MCU_RTI1, MCU_R5FSS0_CORE1 | |||
LPSC_MCU_R5FSS_PBIST_0 | 21 | MCU_R5FSS0_PBIST |
For details on power domain state transitions, please refer to Section 5.2.2.3.1.5, Executing State Transitions.
Table 5-1343 presents presents Power Domain features for WKUP_PSC0.
PD Index | PD Name | GP(1)/PD(2)/PDM | Default Power Domain State | PD State Software Controlled |
---|---|---|---|---|
0 | GP_CORE_CTL_WKUP | GP | AO(3) | NO |
1 | PD_MCU_R5FSS | PD | ON | YES |
Table 5-1344 shows LPSC features.
LPSC Index | LPSC Name | Default LPSC State | Efuse Disable Availability | LPSC State Software Controlled | Reset Isolation |
---|---|---|---|---|---|
0 | LPSC_WKUP_ALWAYSON | ON | N | N | Y |
1 | LPSC_DMSC | ON | N | Y | Y |
2 | LPSC_DEBUG2DMSC | ON | N | Y | Y |
3 | LPSC_WKUP_GPIO | ON | N | Y | N |
4 | LPSC_WKUPMCU2MAIN | OFF | N | Y | Y |
5 | LPSC_MAIN2WKUPMCU | ON | N | Y | Y |
6 | LPSC_MCU_TEST | ON | N | Y | N |
7 | LPSC_MCU_DEBUG | ON | N | Y | Y |
8 | LPSC_MCU_MCAN_0 | ON | Y | Y | N |
9 | LPSC_MCU_MCAN_1 | ON | Y | Y | N |
10 | LPSC_MCU_OSPI_0 | ON | Y | Y | N |
11 | LPSC_MCU_OSPI_1 | OFF | Y/Disabled | N | N |
12 | LPSC_MCU_HYPERBUS | ON | Y | Y | N |
13 | LPSC_MCU_I3C_0 | OFF | N | Y | N |
14 | LPSC_MCU_I3C_1 | OFF | Y/Disabled | N | N |
15 | LPSC_MCU_ADC_0 | OFF | N | Y | N |
16 | LPSC_MCU_ADC_1 | OFF | Y/Disabled | N | N |
17 | LPSC_WKUP_SPARE0 | OFF | Y/Disabled | N | N |
18 | LPSC_WKUP_SPARE1 | OFF | Y/Disabled | N | N |
19 | LPSC_MCU_R5FSS0_0 | OFF | N | Y | N |
20 | LPSC_MCU_R5FSS0_1 | OFF | N | Y | N |
21 | LPSC_MCU_R5FSS0_PBIST_0 | OFF | N | Y | N |
For details on module state transitions, see Section 5.2.2.3.1.5, PSC: Executing State Transitions.