SPRUIU1C July 2020 – February 2024 DRA821U , DRA821U-Q1
Figure 11-57 shows the TIMESYNC_INTRTR0 integration.
Table 11-115 through Table 11-117 summarize the TIMESYNC_INTRTR0 integration.
Module Instance | Attributes | |||
Power Sleep Controller | Power Domain | Module Domain | Interconnect | |
TIMESYNC_INTRTR0 | PSC0 | PD0 | LPSC9 | CBASS0 |
Clocks | ||||
Module Instance | Module Clock Input | Source Clock Signal | Source | Description |
TIMESYNC_INTRTR0 | TIMESYNC_INTRTR0_FICLK | MAIN_SYSCLK0/4 | PLLCTRL0 | TIMESYNC_INTRTR0 functional and interface clock |
Resets | ||||
Module Instance | Module Reset Input | Source Reset Signal | Source | Description |
TIMESYNC_INTRTR0 | TIMESYNC_INTRTR0_RST | MOD_G_RST | LPSC9 | TIMESYNC_INTRTR0 hardware reset |
Module Time Sync Events (Outputs) | |||||
Module Instance | Module Sync Output | Destination Sync Signal | Destination | Description | Type |
TIMESYNC_INTRTR0 | TIMESYNC_INTRTR0_OUTL_0 | DMSS0_CPTS0_HW1_PUSH | DMSS0 | Selectable timesync event 0 | Level |
TIMESYNC_INTRTR0_OUTL_1 | DMSS0_CPTS0_HW2_PUSH | DMSS0 | Selectable timesync event 1 | Level | |
TIMESYNC_INTRTR0_OUTL_2 | DMSS0_CPTS0_HW3_PUSH | DMSS0 | Selectable timesync event 2 | Level | |
TIMESYNC_INTRTR0_OUTL_3 | DMSS0_CPTS0_HW4_PUSH | DMSS0 | Selectable timesync event 3 | Level | |
TIMESYNC_INTRTR0_OUTL_4 | DMSS0_CPTS0_HW5_PUSH | DMSS0 | Selectable timesync event 4 | Level | |
TIMESYNC_INTRTR0_OUTL_5 | DMSS0_CPTS0_HW6_PUSH | DMSS0 | Selectable timesync event 5 | Level | |
TIMESYNC_INTRTR0_OUTL_6 | DMSS0_CPTS0_HW7_PUSH | DMSS0 | Selectable timesync event 6 | Level | |
TIMESYNC_INTRTR0_OUTL_7 | DMSS0_CPTS0_HW8_PUSH | DMSS0 | Selectable timesync event 7 | Level | |
TIMESYNC_INTRTR0_OUTL_21 | PCIE1_CPTS0_HW2_PUSH | PCIE1 | Selectable timesync event 21 | Level | |
TIMESYNC_INTRTR0_OUTL_24 | MPU_CPSW0_CPTS0_HW3_PUSH | MPU_CPSW0 | Selectable timesync event 24 | Level | |
TIMESYNC_INTRTR0_OUTL_25 | MPU_CPSW0_CPTS0_HW4_PUSH | MPU_CPSW0 | Selectable timesync event 25 | Level | |
TIMESYNC_INTRTR0_OUTL_26 | CPSW0_CPTS0_HW1_PUSH | CPSW0_CPTS0 | Selectable timesync event 26 | Level | |
TIMESYNC_INTRTR0_OUTL_27 | CPSW0_CPTS0_HW2_PUSH | CPSW0_CPTS0 | Selectable timesync event 27 | Level | |
TIMESYNC_INTRTR0_OUTL_28 | CPSW0_CPTS0_HW3_PUSH | CPSW0_CPTS0 | Selectable timesync event 28 | Level | |
TIMESYNC_INTRTR0_OUTL_29 | CPSW0_CPTS0_HW4_PUSH | CPSW0_CPTS0 | Selectable timesync event 29 | Level | |
TIMESYNC_INTRTR0_OUTL_30 | CPSW0_CPTS0_HW5_PUSH | CPSW0_CPTS0 | Selectable timesync event 30 | Level | |
TIMESYNC_INTRTR0_OUTL_31 | CPSW0_CPTS0_HW6_PUSH | CPSW0_CPTS0 | Selectable timesync event 31 | Level | |
TIMESYNC_INTRTR0_OUTL_32 | CPSW0_CPTS0_HW7_PUSH | CPSW0_CPTS0 | Selectable timesync event 32 | Level | |
TIMESYNC_INTRTR0_OUTL_33 | CPSW0_CPTS0_HW8_PUSH | CPSW0_CPTS0 | Selectable timesync event 33 | Level | |
TIMESYNC_INTRTR0_OUTL_34 | SYNC0_OUT | Pin | Selectable timesync event 34 | Level | |
TIMESYNC_INTRTR0_OUTL_35 | SYNC1_OUT | Pin | Selectable timesync event 35 | Level | |
TIMESYNC_INTRTR0_OUTL_36 | SYNC2_OUT | Pin | Selectable timesync event 36 | Level | |
TIMESYNC_INTRTR0_OUTL_37 | SYNC3_OUT | Pin | Selectable timesync event 37 | Level | |
TIMESYNC_INTRTR0_OUTL_40 | DMSS0_L2G_EVENT_PEND_0 | DMSS0 | Selectable timesync event 40 | Level | |
TIMESYNC_INTRTR0_OUTL_41 | DMSS0_L2G_EVENT_PEND_1 | DMSS0 | Selectable timesync event 41 | Level | |
TIMESYNC_INTRTR0_OUTL_42 | DMSS0_L2G_EVENT_PEND_2 | DMSS0 | Selectable timesync event 42 | Level | |
TIMESYNC_INTRTR0_OUTL_43 | DMSS0_L2G_EVENT_PEND_3 | DMSS0 | Selectable timesync event 43 | Level | |
TIMESYNC_INTRTR0_OUTL_44 | DMSS0_L2G_EVENT_PEND_4 | DMSS0 | Selectable timesync event 44 | Level | |
TIMESYNC_INTRTR0_OUTL_45 | DMSS0_L2G_EVENT_PEND_5 | DMSS0 | Selectable timesync event 45 | Level | |
TIMESYNC_INTRTR0_OUTL_46 | DMSS0_L2G_EVENT_PEND_6 | DMSS0 | Selectable timesync event 46 | Level | |
TIMESYNC_INTRTR0_OUTL_47 | DMSS0_L2G_EVENT_PEND_7 | DMSS0 | Selectable timesync event 47 | Level | |
Module Time Sync Events (Inputs) | |||||
Module Instance | Module Sync Input | Time Sync Event Sources | |||
TIMESYNC_INTRTR0 | TIMESYNC_INTRTR0_IN_[63:0] | See Table 11-134 for mapping of time sync events to TIMESYNC_INTRTR0 inputs |