SPRUIU1C July 2020 – February 2024 DRA821U , DRA821U-Q1
A single GPMC module is integrated in the device MAIN domain - GPMC0. Figure 12-2078 shows the GPMC0 integration.
Table 12-4126 through Table 12-4128 summarize the integration of GPMC0 in device MAIN domain.
Module Instance | Attributes | |||
Power Sleep Controller | Power Domain | Module Domain | Interconnect | |
GPMC0 | PSC0 | PD0 | LPSC8 | CBASS0 |
Clocks | ||||
Module Instance | Module Clock Input | Source Clock Signal | Source | Description |
GPMC0 | GPMC0_FCLK | MAIN_PLL0_HSDIV3_CLKOUT | PLL0_HSDIV3 | GPMC0 Functional Clock. For more information about clock multiplexing, see CTRLMMR_GPMC_CLKSEL[1-0] CLK_SEL in Control Module (CTRL_MMR). |
MAIN_PLL2_HSDIV1_CLKOUT/6 | PLL2_HSDIV1 | |||
MAIN_PLL2_HSDIV1_CLKOUT/4 | ||||
MAIN_SYSCLK0/4 | PLLCTRL0 | |||
GPMC0_ICLK | MAIN_SYSCLK0/2 | PLLCTRL0 | GPMC0 Interface Clock | |
Resets | ||||
Module Instance | Module Reset Input | Source Reset Signal | Source | Description |
GPMC0 | GPMC0_RST | MOD_G_RST | LPSC8 | GPMC0 Asynchronous Reset |
Interrupt Requests | |||||
Module Instance | Module Interrupt Signal | Destination Interrupt Input | Destination | Description | Type |
GPMC0 | GPMC0_GPMC_SINTERRUPT_0 | GIC500_SPI_IN_40 | COMPUTE_CLUSTER0 | GPMC0 Interrupt Request | Level |
R5FSS0_CORE0_INTR_IN_278 | R5FSS0_CORE0 | GPMC0 Interrupt Request | |||
R5FSS0_CORE1_INTR_IN_278 | R5FSS0_CORE1 | GPMC0 Interrupt Request | |||
MAIN2MCU_LVL_INTRTR0_IN_8 | MAIN2MCU_LVL_INTRTR0 | GPMC0 Interrupt Request |
GPMC0 interrupts are further described in Section 12.3.4.4.4, GPMC Interrupt Requests.