SPRUIU1C July 2020 – February 2024 DRA821U , DRA821U-Q1
This section describes module integration in the device, including information about clocks, resets, and hardware requests.
Figure 8-1642 shows the PVU integration in the device.
i = 0
j = 0
Table 8-3300 and Table 8-3301 summarize the integration of the module in the device.
Module Instance | Attributes | |||
Power Sleep Controller | Power Domain | Module Domain | Interconnect | |
NAVSS0_IO_PVU0 | PSC0 | GP | LPSC5 | VIRTSS_CBASS |
NAVSS0_DMA_PVU0 | PSC0 | GP | LPSC0 | VIRTSS_CBASS |
Clocks | ||||
Module Instance | Module Clock Input | Source Clock Signal | Source | Description |
NAVSS0_IO_PVU0 | FICLK | VIRTSS_VBUS_D2_CLK | MAIN_SYSCLK0 | This clock is used for all interface and functional operations. |
NAVSS0_DMA_PVU0 | FICLK | VIRTSS_VBUS_D2_CLK | MAIN_SYSCLK0 | This clock is used for all interface and functional operations. |
Resets | ||||
Module Instance | Module Reset Input | Source Reset Signal | Source | Description |
NAVSS0_IO_PVU0 | RST | VIRTSS_RST | LPSC5 | PVU hardware reset |
NAVSS0_DMA_PVU0 | RST | VIRTSS_RST | LPSC0 | PVU hardware reset |
Interrupt Requests | |||||
Module Instance | Module Interrupt Signal | Destination Interrupt Input | Destination | Description | Type |
NAVSS0_IO_PVU0 | EXP_INTR | IN_INTR[441] | INTR_ROUTER0 | Fault interrupt when the TLB misses or a permission error was found | Level |
FFI_PVU0_DST_TIMED_OUT_0 | ESM0_LVL_IN[391] | ESM0 | FFI interrupt from PVU | Level | |
FFI_PVU0_CFG_TRANS_ERR_LVL_0 | ESM0_LVL_IN[408] | ESM0 | FFI interrupt from PVU | Level | |
FFI_PVU0_SRC_TRANS_ERR_LVL_0 | ESM0_LVL_IN[409] | ESM0 | FFI interrupt from PVU | Level | |
NAVSS0_DMA_PVU0 | EXP_INTR | IN_INTR[440] | INTR_ROUTER0 | Fault interrupt when the TLB misses or a permission error was found | Level |
DMA Events | |||||
Module Instance | Module DMA Event | Destination DMA Event Input | Destination | Description | Type |
NAVSS0_IO_PVU0 | - | - | - | No PDMA channels to external DMA engines | - |
NAVSS0_DMA_PVU0 | - | - | - | No PDMA channels to external DMA engines | - |