Table 8-3232 lists the DDRSS0_ECC_AGGR_VBUS registers. All register offset addresses not listed in Table 8-3232 should be considered as reserved locations and the register contents should not be modified.
Table 8-3231 DDRSS0_ECC_AGGR_VBUS Instances Table 8-3232 DDRSS0_ECC_AGGR_VBUS Registers 2.5.6.1 DDRSS_REV Register (Offset = 0h) [reset = 66A02A01h]
DDRSS_REV is shown in Figure 8-1609 and described in Table 8-3234.
Return to the Summary Table.
Revision parameters
Table 8-3233 DDRSS_REV InstancesInstance | Physical Address |
---|
COMPUTE_CLUSTER0_ECC_AGGR_VBUS | 4D200B 0400h |
Figure 8-1609 DDRSS_REV Register LEGEND: R = Read Only; -n = value after reset |
Table 8-3234 DDRSS_REV Register Field DescriptionsBit | Field | Type | Reset | Description |
---|
31-30 | SCHEME | R | 1h | Scheme |
29-28 | BU | R | 2h | bu |
27-16 | MODULE_ID | R | 6A0h | Module ID |
15-11 | REVRTL | R | 5h | RTL version |
10-8 | REVMAJ | R | 2h | Major version |
7-6 | CUSTOM | R | 0h | Custom version |
5-0 | REVMIN | R | 1h | Minor version |
2.5.6.2 DDRSS_VECTOR Register (Offset = 8h) [reset = X]
DDRSS_VECTOR is shown in Figure 8-1610 and described in Table 8-3236.
Return to the Summary Table.
ECC Vector Register
Table 8-3235 DDRSS_VECTOR InstancesInstance | Physical Address |
---|
COMPUTE_CLUSTER0_ECC_AGGR_VBUS | 4D200B 0408h |
Figure 8-1610 DDRSS_VECTOR Register LEGEND: R = Read Only; R/W = Read/Write; R/W1C = Read/Write 1 to Clear Bit; R/W1S = Read/Write 1 to Set Bit; -n = value after reset |
Table 8-3236 DDRSS_VECTOR Register Field DescriptionsBit | Field | Type | Reset | Description |
---|
31-25 | RESERVED | R | X | Reserved |
24 | RD_SVBUS_DONE | R/W1C | 0h | Status to indicate if read on serial VBUS is complete, write of any value will clear this bit. |
23-16 | RD_SVBUS_ADDRESS | R/W | 0h | Read address |
15 | RD_SVBUS | R/W1S | 0h | Write 1 to trigger a read on the serial VBUS |
14-11 | RESERVED | R | X | Reserved |
10-0 | ECC_VECTOR | R/W | 0h | Value written to select the corresponding ECC RAM for control or status |
2.5.6.3 DDRSS_STAT Register (Offset = Ch) [reset = X]
DDRSS_STAT is shown in Figure 8-1611 and described in Table 8-3238.
Return to the Summary Table.
Misc Status
Table 8-3237 DDRSS_STAT InstancesInstance | Physical Address |
---|
COMPUTE_CLUSTER0_ECC_AGGR_VBUS | 4D200B 040Ch |
Figure 8-1611 DDRSS_STAT Register LEGEND: R = Read Only; -n = value after reset |
Table 8-3238 DDRSS_STAT Register Field DescriptionsBit | Field | Type | Reset | Description |
---|
31-11 | RESERVED | R | X | Reserved |
10-0 | NUM_RAMS | R | 1h | Indicates the number of RAMS serviced by the ECC aggregator |
2.5.6.4 DDRSS_RESERVED_SVBUS_y Register (Offset = 10h + formula) [reset = 0h]
DDRSS_RESERVED_SVBUS_y is shown in Figure 8-1612 and described in Table 8-3240.
Return to the Summary Table.
Reference other documents that contain the ECC RAM wrapper and EDC controller serial vbus register sets.
Offset = 10h + (y * 4h); where y = 0h to 7h
Table 8-3239 DDRSS_RESERVED_SVBUS_y InstancesInstance | Physical Address |
---|
COMPUTE_CLUSTER0_ECC_AGGR_VBUS | 4D200B 0410h + formula |
Figure 8-1612 DDRSS_RESERVED_SVBUS_y Register LEGEND: R/W = Read/Write; -n = value after reset |
Table 8-3240 DDRSS_RESERVED_SVBUS_y Register Field DescriptionsBit | Field | Type | Reset | Description |
---|
31-0 | DATA | R/W | 0h | Serial VBUS register data |
2.5.6.5 DDRSS_SEC_EOI_REG Register (Offset = 3Ch) [reset = X]
DDRSS_SEC_EOI_REG is shown in Figure 8-1613 and described in Table 8-3242.
Return to the Summary Table.
EOI Register
Table 8-3241 DDRSS_SEC_EOI_REG InstancesInstance | Physical Address |
---|
COMPUTE_CLUSTER0_ECC_AGGR_VBUS | 4D200B 043Ch |
Figure 8-1613 DDRSS_SEC_EOI_REG Register LEGEND: R = Read Only; R/W1S = Read/Write 1 to Set Bit; -n = value after reset |
Table 8-3242 DDRSS_SEC_EOI_REG Register Field DescriptionsBit | Field | Type | Reset | Description |
---|
31-1 | RESERVED | R | X | Reserved |
0 | EOI_WR | R/W1S | 0h | EOI Register |
2.5.6.6 DDRSS_SEC_STATUS_REG0 Register (Offset = 40h) [reset = X]
DDRSS_SEC_STATUS_REG0 is shown in Figure 8-1614 and described in Table 8-3244.
Return to the Summary Table.
Interrupt Status Register 0
Table 8-3243 DDRSS_SEC_STATUS_REG0 InstancesInstance | Physical Address |
---|
COMPUTE_CLUSTER0_ECC_AGGR_VBUS | 4D200B 0440h |
Figure 8-1614 DDRSS_SEC_STATUS_REG0 Register LEGEND: R = Read Only; R/W1S = Read/Write 1 to Set Bit; -n = value after reset |
Table 8-3244 DDRSS_SEC_STATUS_REG0 Register Field DescriptionsBit | Field | Type | Reset | Description |
---|
31-1 | RESERVED | R | X | Reserved |
0 | VSAFE_SI_PEND | R/W1S | 0h | Interrupt Pending Status for vsafe_si_pend |
2.5.6.7 DDRSS_SEC_ENABLE_SET_REG0 Register (Offset = 80h) [reset = X]
DDRSS_SEC_ENABLE_SET_REG0 is shown in Figure 8-1615 and described in Table 8-3246.
Return to the Summary Table.
Interrupt Enable Set Register 0
Table 8-3245 DDRSS_SEC_ENABLE_SET_REG0 InstancesInstance | Physical Address |
---|
COMPUTE_CLUSTER0_ECC_AGGR_VBUS | 4D200B 0480h |
Figure 8-1615 DDRSS_SEC_ENABLE_SET_REG0 Register LEGEND: R = Read Only; R/W1S = Read/Write 1 to Set Bit; -n = value after reset |
Table 8-3246 DDRSS_SEC_ENABLE_SET_REG0 Register Field DescriptionsBit | Field | Type | Reset | Description |
---|
31-1 | RESERVED | R | X | Reserved |
0 | VSAFE_SI_ENABLE_SET | R/W1S | 0h | Interrupt Enable Set Register for vsafe_si_pend |
2.5.6.8 DDRSS_SEC_ENABLE_CLR_REG0 Register (Offset = C0h) [reset = X]
DDRSS_SEC_ENABLE_CLR_REG0 is shown in Figure 8-1616 and described in Table 8-3248.
Return to the Summary Table.
Interrupt Enable Clear Register 0
Table 8-3247 DDRSS_SEC_ENABLE_CLR_REG0 InstancesInstance | Physical Address |
---|
COMPUTE_CLUSTER0_ECC_AGGR_VBUS | 4D200B 04C0h |
Figure 8-1616 DDRSS_SEC_ENABLE_CLR_REG0 Register LEGEND: R = Read Only; R/W1C = Read/Write 1 to Clear Bit; -n = value after reset |
Table 8-3248 DDRSS_SEC_ENABLE_CLR_REG0 Register Field DescriptionsBit | Field | Type | Reset | Description |
---|
31-1 | RESERVED | R | X | Reserved |
0 | VSAFE_SI_ENABLE_CLR | R/W1C | 0h | Interrupt Enable Clear Register for vsafe_si_pend |
2.5.6.9 DDRSS_DED_EOI_REG Register (Offset = 13Ch) [reset = X]
DDRSS_DED_EOI_REG is shown in Figure 8-1617 and described in Table 8-3250.
Return to the Summary Table.
EOI Register
Table 8-3249 DDRSS_DED_EOI_REG InstancesInstance | Physical Address |
---|
COMPUTE_CLUSTER0_ECC_AGGR_VBUS | 4D200B 053Ch |
Figure 8-1617 DDRSS_DED_EOI_REG Register LEGEND: R = Read Only; R/W1S = Read/Write 1 to Set Bit; -n = value after reset |
Table 8-3250 DDRSS_DED_EOI_REG Register Field DescriptionsBit | Field | Type | Reset | Description |
---|
31-1 | RESERVED | R | X | Reserved |
0 | EOI_WR | R/W1S | 0h | EOI Register |
2.5.6.10 DDRSS_DED_STATUS_REG0 Register (Offset = 140h) [reset = X]
DDRSS_DED_STATUS_REG0 is shown in Figure 8-1618 and described in Table 8-3252.
Return to the Summary Table.
Interrupt Status Register 0
Table 8-3251 DDRSS_DED_STATUS_REG0 InstancesInstance | Physical Address |
---|
COMPUTE_CLUSTER0_ECC_AGGR_VBUS | 4D200B 0540h |
Figure 8-1618 DDRSS_DED_STATUS_REG0 Register LEGEND: R = Read Only; R/W1S = Read/Write 1 to Set Bit; -n = value after reset |
Table 8-3252 DDRSS_DED_STATUS_REG0 Register Field DescriptionsBit | Field | Type | Reset | Description |
---|
31-1 | RESERVED | R | X | Reserved |
0 | VSAFE_SI_PEND | R/W1S | 0h | Interrupt Pending Status for vsafe_si_pend |
2.5.6.11 DDRSS_DED_ENABLE_SET_REG0 Register (Offset = 180h) [reset = X]
DDRSS_DED_ENABLE_SET_REG0 is shown in Figure 8-1619 and described in Table 8-3254.
Return to the Summary Table.
Interrupt Enable Set Register 0
Table 8-3253 DDRSS_DED_ENABLE_SET_REG0 InstancesInstance | Physical Address |
---|
COMPUTE_CLUSTER0_ECC_AGGR_VBUS | 4D200B 0580h |
Figure 8-1619 DDRSS_DED_ENABLE_SET_REG0 Register LEGEND: R = Read Only; R/W1S = Read/Write 1 to Set Bit; -n = value after reset |
Table 8-3254 DDRSS_DED_ENABLE_SET_REG0 Register Field DescriptionsBit | Field | Type | Reset | Description |
---|
31-1 | RESERVED | R | X | Reserved |
0 | VSAFE_SI_ENABLE_SET | R/W1S | 0h | Interrupt Enable Set Register for vsafe_si_pend |
2.5.6.12 DDRSS_DED_ENABLE_CLR_REG0 Register (Offset = 1C0h) [reset = X]
DDRSS_DED_ENABLE_CLR_REG0 is shown in Figure 8-1620 and described in Table 8-3256.
Return to the Summary Table.
Interrupt Enable Clear Register 0
Table 8-3255 DDRSS_DED_ENABLE_CLR_REG0 InstancesInstance | Physical Address |
---|
COMPUTE_CLUSTER0_ECC_AGGR_VBUS | 4D200B 05C0h |
Figure 8-1620 DDRSS_DED_ENABLE_CLR_REG0 Register LEGEND: R = Read Only; R/W1C = Read/Write 1 to Clear Bit; -n = value after reset |
Table 8-3256 DDRSS_DED_ENABLE_CLR_REG0 Register Field DescriptionsBit | Field | Type | Reset | Description |
---|
31-1 | RESERVED | R | X | Reserved |
0 | VSAFE_SI_ENABLE_CLR | R/W1C | 0h | Interrupt Enable Clear Register for vsafe_si_pend |
2.5.6.13 DDRSS_AGGR_ENABLE_SET Register (Offset = 200h) [reset = X]
DDRSS_AGGR_ENABLE_SET is shown in Figure 8-1621 and described in Table 8-3258.
Return to the Summary Table.
AGGR interrupt enable set Register
Table 8-3257 DDRSS_AGGR_ENABLE_SET InstancesInstance | Physical Address |
---|
COMPUTE_CLUSTER0_ECC_AGGR_VBUS | 4D200B 0600h |
Figure 8-1621 DDRSS_AGGR_ENABLE_SET Register LEGEND: R = Read Only; R/W1S = Read/Write 1 to Set Bit; -n = value after reset |
Table 8-3258 DDRSS_AGGR_ENABLE_SET Register Field DescriptionsBit | Field | Type | Reset | Description |
---|
31-2 | RESERVED | R | X | Reserved |
1 | TIMEOUT | R/W1S | 0h | interrupt enable set for svbus timeout errors |
0 | PARITY | R/W1S | 0h | interrupt enable set for parity errors |
2.5.6.14 DDRSS_AGGR_ENABLE_CLR Register (Offset = 204h) [reset = X]
DDRSS_AGGR_ENABLE_CLR is shown in Figure 8-1622 and described in Table 8-3260.
Return to the Summary Table.
AGGR interrupt enable clear Register
Table 8-3259 DDRSS_AGGR_ENABLE_CLR InstancesInstance | Physical Address |
---|
COMPUTE_CLUSTER0_ECC_AGGR_VBUS | 4D200B 0604h |
Figure 8-1622 DDRSS_AGGR_ENABLE_CLR Register LEGEND: R = Read Only; R/W1C = Read/Write 1 to Clear Bit; -n = value after reset |
Table 8-3260 DDRSS_AGGR_ENABLE_CLR Register Field DescriptionsBit | Field | Type | Reset | Description |
---|
31-2 | RESERVED | R | X | Reserved |
1 | TIMEOUT | R/W1C | 0h | interrupt enable clear for svbus timeout errors |
0 | PARITY | R/W1C | 0h | interrupt enable clear for parity errors |
2.5.6.15 DDRSS_AGGR_STATUS_SET Register (Offset = 208h) [reset = X]
DDRSS_AGGR_STATUS_SET is shown in Figure 8-1623 and described in Table 8-3262.
Return to the Summary Table.
AGGR interrupt status set Register
Table 8-3261 DDRSS_AGGR_STATUS_SET InstancesInstance | Physical Address |
---|
COMPUTE_CLUSTER0_ECC_AGGR_VBUS | 4D200B 0608h |
Figure 8-1623 DDRSS_AGGR_STATUS_SET Register LEGEND: R = Read Only; R/Wincr = Read/Write to Increment Field; -n = value after reset |
Table 8-3262 DDRSS_AGGR_STATUS_SET Register Field DescriptionsBit | Field | Type | Reset | Description |
---|
31-4 | RESERVED | R | X | Reserved |
3-2 | TIMEOUT | R/Wincr | 0h | interrupt status set for svbus timeout errors |
1-0 | PARITY | R/Wincr | 0h | interrupt status set for parity errors |
2.5.6.16 DDRSS_AGGR_STATUS_CLR Register (Offset = 20Ch) [reset = X]
DDRSS_AGGR_STATUS_CLR is shown in Figure 8-1624 and described in Table 8-3264.
Return to the Summary Table.
AGGR interrupt status clear Register
Table 8-3263 DDRSS_AGGR_STATUS_CLR InstancesInstance | Physical Address |
---|
COMPUTE_CLUSTER0_ECC_AGGR_VBUS | 4D200B 060Ch |
Figure 8-1624 DDRSS_AGGR_STATUS_CLR Register LEGEND: R = Read Only; R/Wdecr = Read/Write to Decrement Field; -n = value after reset |
Table 8-3264 DDRSS_AGGR_STATUS_CLR Register Field DescriptionsBit | Field | Type | Reset | Description |
---|
31-4 | RESERVED | R | X | Reserved |
3-2 | TIMEOUT | R/Wdecr | 0h | interrupt status clear for svbus timeout errors |
1-0 | PARITY | R/Wdecr | 0h | interrupt status clear for parity errors |