SPRUIU1C July 2020 – February 2024 DRA821U , DRA821U-Q1
The selection of the working mode is done with the MCSPI_CHCONF_0/1/2/3 register.
Step | Register/Bit Field/Programming Model | Value |
---|---|---|
Set receive mode for the channel. | MCSPI_CHCONF_0/1/2/3[13-12] TRM | 0x1 |
Configure SPI clock polarity/phase, clock divider, word length, and others for the channel. | MCSPI_CHCONF_0/1/2/3 | 0x- |
Reset the status bits. | MCSPI_IRQSTATUS | 0x0 |
Step | Register/Bit Field/Programming Model | Value |
---|---|---|
Set transmit mode for the channel. | MCSPI_CHCONF_0/1/2/3[13-12] TRM | 0x2 |
Configure SPI clock polarity/phase, clock divider, word length, and others for the channel. | MCSPI_CHCONF_0/1/2/3 | 0x- |
Reset the status bits. | MCSPI_IRQSTATUS | 0x0 |
Step | Register/Bit Field/Programming Model | Value |
---|---|---|
Set transmit and receive mode for the channel. | MCSPI_CHCONF_0/1/2/3[13-12] TRM | 0x0 |
Configure SPI clock polarity/phase, clock divider, word length, and others for the channel. | MCSPI_CHCONF_0/1/2/3 | 0x- |
Reset the status bits. | MCSPI_IRQSTATUS | 0x0 |