SPRUIU1C July 2020 – February 2024 DRA821U , DRA821U-Q1
Table 9-78 shows the mapping of events to the WKUP_DMSC0 external interrupt inputs. Note that the WKUP_DMSC0 interrupt controller (NVIC) includes WKUP_DMSC0 internal inputs as well, so external interrupt input 0 actually represents NVIC event 176.
Interrupt Input Line | Interrupt ID | Interrupt Name |
---|---|---|
WKUP_DMSC0_INTR_IN_0 | 176 | WKUP_PORZ_SYNC0_MAIN_PORZ_LATCHED_0 |
WKUP_DMSC0_INTR_IN_2 | 178 | WKUP_RESETZ_SYNC0_MAIN_RESETZ_LATCHED_0 |
WKUP_DMSC0_INTR_IN_3 | 179 | GLUELOGIC_FW_CBASS_INTR_OR_GLUE_FW_CBASS_AGG_ERR_INTR_0 |
WKUP_DMSC0_INTR_IN_4 | 180 | WKUP_I2C0_POINTRPEND_0 |
WKUP_DMSC0_INTR_IN_5 | 181 | WKUP_I2C0_CLKSTOP_WAKEUP_0 |
WKUP_DMSC0_INTR_IN_6 | 182 | WKUP_UART0_USART_IRQ_0 |
WKUP_DMSC0_INTR_IN_7 | 183 | WKUP_UART0_CLKSTOP_WAKEUP_0 |
WKUP_DMSC0_INTR_IN_8 | 184 | WKUP_GPIOMUX_INTRTR0_OUTP_0 |
WKUP_DMSC0_INTR_IN_9 | 185 | WKUP_GPIOMUX_INTRTR0_OUTP_1 |
WKUP_DMSC0_INTR_IN_10 | 186 | WKUP_GPIOMUX_INTRTR0_OUTP_2 |
WKUP_DMSC0_INTR_IN_11 | 187 | WKUP_GPIOMUX_INTRTR0_OUTP_3 |
WKUP_DMSC0_INTR_IN_12 | 188 | WKUP_GPIOMUX_INTRTR0_OUTP_4 |
WKUP_DMSC0_INTR_IN_13 | 189 | WKUP_GPIOMUX_INTRTR0_OUTP_5 |
WKUP_DMSC0_INTR_IN_14 | 190 | WKUP_GPIOMUX_INTRTR0_OUTP_6 |
WKUP_DMSC0_INTR_IN_15 | 191 | WKUP_GPIOMUX_INTRTR0_OUTP_7 |
WKUP_DMSC0_INTR_IN_16 | 192 | WKUP_GPIOMUX_INTRTR0_OUTP_8 |
WKUP_DMSC0_INTR_IN_17 | 193 | WKUP_GPIOMUX_INTRTR0_OUTP_9 |
WKUP_DMSC0_INTR_IN_18 | 194 | WKUP_GPIOMUX_INTRTR0_OUTP_10 |
WKUP_DMSC0_INTR_IN_19 | 195 | WKUP_GPIOMUX_INTRTR0_OUTP_11 |
WKUP_DMSC0_INTR_IN_20 | 196 | WKUP_VTM0_THERM_LVL_GT_TH1_INTR_0 |
WKUP_DMSC0_INTR_IN_21 | 197 | WKUP_VTM0_THERM_LVL_LT_TH0_INTR_0 |
WKUP_DMSC0_INTR_IN_22 | 198 | WKUP_VTM0_THERM_LVL_GT_TH2_INTR_0 |
WKUP_DMSC0_INTR_IN_23 | 199 | WKUP_ESM0_ESM_INT_CFG_LVL_0 |
WKUP_DMSC0_INTR_IN_24 | 200 | WKUP_ESM0_ESM_INT_LOW_LVL_0 |
WKUP_DMSC0_INTR_IN_25 | 201 | WKUP_ESM0_ESM_INT_HI_LVL_0 |
WKUP_DMSC0_INTR_IN_26 | 202 | WKUP_CTRL_MMR0_ACCESS_ERR_0 |
WKUP_DMSC0_INTR_IN_27 | 203 | WKUP_PSC0_PSC_ALLINT_0 |
WKUP_DMSC0_INTR_IN_28 | 204 | WKUP_GPIO0_GPIO_LVL_0 |
WKUP_DMSC0_INTR_IN_29 | 205 | WKUP_GPIO1_GPIO_LVL_0 |
WKUP_DMSC0_INTR_IN_31 | 207 | WKUP_DMSC0_RAT_0_EXP_INTR_0 |
WKUP_DMSC0_INTR_IN_35 | 211 | MCU_PBIST1_DFT_PBIST_CPU_0 |
WKUP_DMSC0_INTR_IN_36 | 212 | MCU_R5FSS0_PBIST_DFT_PBIST_CPU_0 |
WKUP_DMSC0_INTR_IN_37 | 213 | GLUELOGIC_NONFW_CBASS_INTR_OR_GLUE_NONFW_CBASS_AGG_ERR_INTR_0 |
WKUP_DMSC0_INTR_IN_38 | 214 | MCU_I2C1_POINTRPEND_0 |
WKUP_DMSC0_INTR_IN_39 | 215 | MCU_I2C1_CLKSTOP_WAKEUP_0 |
WKUP_DMSC0_INTR_IN_40 | 216 | GLUELOGIC_MCU_R5FSS_LBIST_GLUE_DFT_LBIST_BIST_DONE_0 |
WKUP_DMSC0_INTR_IN_41 | 217 | MCU_PBIST0_DFT_PBIST_CPU_0 |
WKUP_DMSC0_INTR_IN_42 | 218 | MCU_CTRL_MMR0_IPC_SET8_IPC_SET_IPCFG_0 |
WKUP_DMSC0_INTR_IN_43 | 219 | MCU_CTRL_MMR0_ACCESS_ERR_0 |
WKUP_DMSC0_INTR_IN_44 | 220 | MCU_DCC0_INTR_DONE_LEVEL_0 |
WKUP_DMSC0_INTR_IN_45 | 221 | MCU_DCC1_INTR_DONE_LEVEL_0 |
WKUP_DMSC0_INTR_IN_46 | 222 | MCU_DCC2_INTR_DONE_LEVEL_0 |
WKUP_DMSC0_INTR_IN_47 | 223 | MCU_UART0_USART_IRQ_0 |
WKUP_DMSC0_INTR_IN_48 | 224 | MCU_FSS0_OSPI0_LVL_INTR_0 |
WKUP_DMSC0_INTR_IN_49 | 225 | MCU_FSS0_OSPI1_LVL_INTR_0 |
WKUP_DMSC0_INTR_IN_50 | 226 | MCU_FSS0_HPB_INTR_0 |
WKUP_DMSC0_INTR_IN_51 | 227 | MCU_FSS0_OTFE_INTR_ERR_PEND_0 |
WKUP_DMSC0_INTR_IN_52 | 228 | MCU_FSS0_FSAS_ECC_INTR_ERR_PEND_0 |
WKUP_DMSC0_INTR_IN_53 | 229 | PSC0_PSC_ALLINT_0 |
WKUP_DMSC0_INTR_IN_54 | 230 | MCU_I2C0_POINTRPEND_0 |
WKUP_DMSC0_INTR_IN_55 | 231 | MCU_I2C0_CLKSTOP_WAKEUP_0 |
WKUP_DMSC0_INTR_IN_56 | 232 | COMPUTE_CLUSTER0_GIC_OUTPUT_WAKER_GIC_PWR0_WAKE_REQUEST_0 |
WKUP_DMSC0_INTR_IN_57 | 233 | COMPUTE_CLUSTER0_GIC_OUTPUT_WAKER_GIC_PWR0_WAKE_REQUEST_1 |