SPRUIU1C July 2020 – February 2024 DRA821U , DRA821U-Q1
There is one HyperBus module integrated in the device MCU domain - MCU_FSS0_HPB0. Figure 12-2044 shows the integration of MCU_FSS0_HPB0.
Table 12-4058 through Table 12-4060 summarize the integration of MCU_FSS0_HPB0 in the device MCU domain.
Module Instance | Attributes | |||
Power Sleep Controller | Power Domain | Module Domain | Interconnect | |
MCU_FSS0_HPB0 | WKUP_PSC0 | PD0 | LPSC12 | MCU_CBASS0 |
Clocks | ||||
Module Instance | Module Clock Input | Source Clock Signal | Source | Description |
MCU_FSS0_HPB0 | MCU_FSS0_HPB0_ICLK | MCU_SYSCLK0/3 | WKUP_PLLCTRL0 | Interface Clock |
MCU_FSS0_HPB0_CLKX1 | MCU_PLL2_HSDIV4_CLKOUT/2 | MCU_PLL2 HSDIV4 | Functional Clock 1 (main functional clock) | |
MCU_FSS0_HPB0_CLKX1_INV | INV(MCU_PLL2_HSDIV4_CLKOUT/2) | Functional Clock 2 (inverted Functional Clock 1 to create 180 degree phase shift) | ||
MCU_FSS0_HPB0_CLKX2 | MCU_PLL2_HSDIV4_CLKOUT | Functional Clock 3 (2 × Functional Clock 1 for DDR data and command) | ||
MCU_FSS0_HPB0_CLKX2_INV | INV(MCU_PLL2_HSDIV4_CLKOUT) | Functional Clock 4 (inverted Functional Clock 3 to create 180 degree phase shift) | ||
Resets | ||||
Module Instance | Module Reset Input | Source Reset Signal | Source | Description |
MCU_FSS0_HPB0 | MCU_FSS0_HPB0_RST | MOD_G_RST | LPSC12 | HyperBus Reset |
Interrupt Requests | |||||
Module Instance | Module Interrupt Signal | Destination Interrupt Input | Destination | Description | Type |
MCU_FSS0_HPB0 | MCU_FSS0_HYPERBUS1P0_0_HPB_INTR_0 | GIC500_SPI_IN_874 | COMPUTE_CLUSTER0 | HyperBus Interrupt Request | Level |
R5FSS0_CORE0_INTR_IN_472 | R5FSS0_CORE0 | ||||
R5FSS0_CORE1_INTR_IN_472 | R5FSS0_CORE1 | ||||
MCU_R5FSS0_CORE0_INTR_IN_26 | MCU_R5FSS0_CORE0 | ||||
MCU_R5FSS0_CORE1_INTR_IN_26 | MCU_R5FSS0_CORE1 | ||||
MCU_FSS0_HYPERBUS1P0_0_HPB_ECC_CORR_LEVEL_0 | MCU_ESM0_LVL_IN_28 | MCU_ESM0 | HyperBus ECC Correctable Error (SEC) Interrupt Request | Level | |
MCU_FSS0_HYPERBUS1P0_0_HPB_ECC_UNCORR_LEVEL_0 | MCU_ESM0_LVL_IN_29 | MCU_ESM0 | HyperBus ECC Uncorrectable Error (DEC) Interrupt Request | Level |