SPRUIU1C July 2020 – February 2024 DRA821U , DRA821U-Q1
Table 8-13 lists the memory-mapped registers for the MSMC. All register offset addresses not listed in Table 8-13 should be considered as reserved locations and the register contents should not be modified.
The MSMC configuration space supports 1-, 2-, 4- and 8-byte aligned reads and 4- and 8-byte aligned writes.
Instance | Base Address |
---|---|
COMPUTE_CLUSTER0_MSMC_CFGS0 | 6E00 0000h |
Offset | Acronym | Register Name | COMPUTE_CLUSTER0_MSMC_CFGS0 Physical Address |
---|---|---|---|
0h | MSMC_PID | Peripheral ID Register | 6E00 0000h |
1000h | MSMC_CACHE_CTRL | Cache Control Register | 6E00 1000h |
1010h | MSMC_RT_WAY_SELECT | Real Time Way Select | 6E00 1010h |
1018h | MSMC_NRT_WAY_SELECT | Non Real Time Way Select | 6E00 1018h |
2048h | MSMC_COHCTRL | Coherence Control Register | 6E00 2048h |
3080h | MSMC_SMEDCC | Scrub Rate Register | 6E00 3080h |
5000h | MSMC_SMESTAT | Interrupt Enabled Status register | 6E00 5000h |
5008h | MSMC_SMIRSTAT | Interrupt raw status register | 6E00 5008h |
5008h | MSMC_SMIRWS | Set interrupt raw status register | 6E00 5008h |
5010h | MSMC_SMIRC | Interrupt clear register | 6E00 5010h |
5018h | MSMC_SMIESTAT | Interrupt raw status register | 6E00 5018h |
5018h | MSMC_SMIEWS | Set interrupt raw status register | 6E00 5018h |
5020h | MSMC_SMIEC | Interrupt clear register | 6E00 5020h |
6000h | MSMC_SBNDCOH0 | Starvation Bound for Coherent Port 0 | 6E00 6000h |
6008h | MSMC_SBNDCOH1 | Starvation Bound for Coherent Port 1. Not used on this device. | 6E00 6008h |
6010h | MSMC_SBNDCOH2 | Starvation Bound for Coherent Port 2. Not used on this device. | 6E00 6010h |
6018h | MSMC_SBNDCOH3 | Starvation Bound for Coherent Port 3. Not used on this device. | 6E00 6018h |
6020h | MSMC_SBNDCOH4 | Starvation Bound for Coherent Port 4. Not used on this device. | 6E00 6020h |
6028h | MSMC_SBNDCOH5 | Starvation Bound for Coherent Port 5. Not used on this device. | 6E00 6028h |
6030h | MSMC_SBNDCOH6 | Starvation Bound for Coherent Port 6. Not used on this device. | 6E00 6030h |
6038h | MSMC_SBNDCOH7 | Starvation Bound for Coherent Port 7. Not used on this device. | 6E00 6038h |
6040h | MSMC_SBNDCOH8 | Starvation Bound for Coherent Port 8. Not used on this device. | 6E00 6040h |
6048h | MSMC_SBNDCOH9 | Starvation Bound for Coherent Port 9. Not used on this device. | 6E00 6048h |
6050h | MSMC_SBNDCOH10 | Starvation Bound for Coherent Port 10. Not used on this device. | 6E00 6050h |
6058h | MSMC_SBNDCOH11 | Starvation Bound for Coherent Port 11 | 6E00 6058h |
6060h | MSMC_SBNDCOH12 | Starvation Bound for Coherent Port 12 | 6E00 6060h |
6100h | MSMC_SBNDDRU | Starvation Bound for Data Routing Unit. Not used on this device. | 6E00 6100h |
6200h | MSMC_SBNDRESP | Starvation Bound for Read Response | 6E00 6200h |
7000h | MSMC_DBGTAGCTL | Debug Tag View Control | 6E00 7000h |
7080h | MSMC_DBGTAGVIEW | Debug Tag View Read | 6E00 7080h |
A000h | MSMC_NULL_SLV_STAT0 | Null Slave Status 0 | 6E00 A000h |
A008h | MSMC_NULL_SLV_STAT1 | Null Slave Status 1 | 6E00 A008h |
A018h | MSMC_NULL_SLV_CNT | Null Slave Error Count | 6E00 A018h |
MSMC_PID is shown in Figure 8-6 and described in Table 8-15.
Return to Summary Table.
Peripheral ID Register.
Instance | Physical Address |
---|---|
COMPUTE_CLUSTER0_MSMC_CFGS0 | 6E00 0000h |
63 | 62 | 61 | 60 | 59 | 58 | 57 | 56 | 55 | 54 | 53 | 52 | 51 | 50 | 49 | 48 | 47 | 46 | 45 | 44 | 43 | 42 | 41 | 40 | 39 | 38 | 37 | 36 | 35 | 34 | 33 | 32 |
RESERVED | |||||||||||||||||||||||||||||||
R-0h | |||||||||||||||||||||||||||||||
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
REVISION | |||||||||||||||||||||||||||||||
R-60240000h | |||||||||||||||||||||||||||||||
LEGEND: R = Read Only; -n = value after reset |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
63-32 | RESERVED | R | 0h | Reserved |
31-0 | REVISION | R | 60240000h | PID Revision |
MSMC_CACHE_CTRL is shown in Figure 8-7 and described in Table 8-17.
Return to Summary Table.
Cache Control Register.
Instance | Physical Address |
---|---|
COMPUTE_CLUSTER0_MSMC_CFGS0 | 6E00 1000h |
63 | 62 | 61 | 60 | 59 | 58 | 57 | 56 |
RESERVED | |||||||
R-0h | |||||||
55 | 54 | 53 | 52 | 51 | 50 | 49 | 48 |
RESERVED | |||||||
R-0h | |||||||
47 | 46 | 45 | 44 | 43 | 42 | 41 | 40 |
RESERVED | |||||||
R-0h | |||||||
39 | 38 | 37 | 36 | 35 | 34 | 33 | 32 |
RESERVED | |||||||
R-0h | |||||||
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
RESERVED | |||||||
R-0h | |||||||
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
RESERVED | |||||||
R-0h | |||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
RESERVED | ALLOCATION_POLICY | RESERVED | REPLACEMENT_POLICY | ||||
R-0h | RW-0h | R-0h | RW-0h | ||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | SZ_TRANSITION | CACHE_SIZE | |||||
R-0h | R-0h | RW-0h | |||||
LEGEND: R = Read Only; RW = Read/Write; -n = value after reset |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
63-11 | RESERVED | R | 0h | Reserved |
10 | ALLOCATION_POLICY | RW | 0h | Allocation Policy |
9 | RESERVED | R | 0h | Reserved |
8 | REPLACEMENT_POLICY | RW | 0h | Replacement Policy |
7-5 | RESERVED | R | 0h | Reserved |
4 | SZ_TRANSITION | R | 0h | Cache Size Change in Progress |
3-0 | CACHE_SIZE | RW | 0h | Cache Size Control |
MSMC_RT_WAY_SELECT is shown in Figure 8-8 and described in Table 8-19.
Return to Summary Table.
Real Time Way Select.
Instance | Physical Address |
---|---|
COMPUTE_CLUSTER0_MSMC_CFGS0 | 6E00 1010h |
63 | 62 | 61 | 60 | 59 | 58 | 57 | 56 |
RESERVED | |||||||
R-0h | |||||||
55 | 54 | 53 | 52 | 51 | 50 | 49 | 48 |
RESERVED | |||||||
R-0h | |||||||
47 | 46 | 45 | 44 | 43 | 42 | 41 | 40 |
RESERVED | |||||||
R-0h | |||||||
39 | 38 | 37 | 36 | 35 | 34 | 33 | 32 |
RESERVED | |||||||
R-0h | |||||||
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
RESERVED | |||||||
R-0h | |||||||
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
RESERVED | |||||||
R-0h | |||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
RESERVED | |||||||
R-0h | |||||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | OR_MASK | RESERVED | AND_MASK | ||||
R-0h | RW-0h | R-0h | RW-3h | ||||
LEGEND: R = Read Only; RW = Read/Write; -n = value after reset |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
63-7 | RESERVED | R | 0h | Reserved |
6-5 | OR_MASK | RW | 0h | OR mask for way-select |
4-2 | RESERVED | R | 0h | Reserved |
1-0 | AND_MASK | RW | 3h | AND mask for way-select |
MSMC_NRT_WAY_SELECT is shown in Figure 8-9 and described in Table 8-21.
Return to Summary Table.
Non Real Time Way Select.
Instance | Physical Address |
---|---|
COMPUTE_CLUSTER0_MSMC_CFGS0 | 6E00 1018h |
63 | 62 | 61 | 60 | 59 | 58 | 57 | 56 |
RESERVED | |||||||
R-0h | |||||||
55 | 54 | 53 | 52 | 51 | 50 | 49 | 48 |
RESERVED | |||||||
R-0h | |||||||
47 | 46 | 45 | 44 | 43 | 42 | 41 | 40 |
RESERVED | |||||||
R-0h | |||||||
39 | 38 | 37 | 36 | 35 | 34 | 33 | 32 |
RESERVED | |||||||
R-0h | |||||||
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
RESERVED | |||||||
R-0h | |||||||
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
RESERVED | |||||||
R-0h | |||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
RESERVED | |||||||
R-0h | |||||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | OR_MASK | RESERVED | AND_MASK | ||||
R-0h | RW-0h | R-0h | RW-3h | ||||
LEGEND: R = Read Only; RW = Read/Write; -n = value after reset |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
63-7 | RESERVED | R | 0h | Reserved |
6-5 | OR_MASK | RW | 0h | OR mask for way-select |
4-2 | RESERVED | R | 0h | Reserved |
1-0 | AND_MASK | RW | 3h | AND mask for way-select |
MSMC_COHCTRL is shown in Figure 8-10 and described in Table 8-23.
Return to Summary Table.
Coherence Control Register.
Instance | Physical Address |
---|---|
COMPUTE_CLUSTER0_MSMC_CFGS0 | 6E00 2048h |
63 | 62 | 61 | 60 | 59 | 58 | 57 | 56 |
RESERVED | |||||||
R-0h | |||||||
55 | 54 | 53 | 52 | 51 | 50 | 49 | 48 |
RESERVED | |||||||
R-0h | |||||||
47 | 46 | 45 | 44 | 43 | 42 | 41 | 40 |
RESERVED | |||||||
R-0h | |||||||
39 | 38 | 37 | 36 | 35 | 34 | 33 | 32 |
RESERVED | |||||||
R-0h | |||||||
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
RESERVED | |||||||
R-0h | |||||||
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
RESERVED | |||||||
R-0h | |||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
RESERVED | |||||||
R-0h | |||||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | BCM | ||||||
R-0h | RW-0h | ||||||
LEGEND: R = Read Only; RW = Read/Write; -n = value after reset |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
63-1 | RESERVED | R | 0h | Reserved |
0 | BCM | RW | 0h | Broadcast Mode |
MSMC_SMEDCC is shown in Figure 8-11 and described in Table 8-25.
Return to Summary Table.
Scrub Rate Register.
Instance | Physical Address |
---|---|
COMPUTE_CLUSTER0_MSMC_CFGS0 | 6E00 3080h |
63 | 62 | 61 | 60 | 59 | 58 | 57 | 56 |
RESERVED | |||||||
R-0h | |||||||
55 | 54 | 53 | 52 | 51 | 50 | 49 | 48 |
RESERVED | |||||||
R-0h | |||||||
47 | 46 | 45 | 44 | 43 | 42 | 41 | 40 |
RESERVED | |||||||
R-0h | |||||||
39 | 38 | 37 | 36 | 35 | 34 | 33 | 32 |
RESERVED | |||||||
R-0h | |||||||
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
SEN | RESERVED | ||||||
RW-1h | R-0h | ||||||
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
RESERVED | |||||||
R-0h | |||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
RESERVED | |||||||
R-0h | |||||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
REFDEL | |||||||
RW-0h | |||||||
LEGEND: R = Read Only; RW = Read/Write; -n = value after reset |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
63-32 | RESERVED | R | 0h | Reserved |
31 | SEN | RW | 1h | Scrub Engine Enable |
30-8 | RESERVED | R | 0h | Reserved |
7-0 | REFDEL | RW | 0h | Number of Clock Cycles Between Scrubs |
MSMC_SMESTAT is shown in Figure 8-12 and described in Table 8-27.
Return to Summary Table.
Interrupt Enabled Status register. ANDed value of MSMC_SMIRSTAT and MSMC_SMIESTAT.
Instance | Physical Address |
---|---|
COMPUTE_CLUSTER0_MSMC_CFGS0 | 6E00 5000h |
63 | 62 | 61 | 60 | 59 | 58 | 57 | 56 |
RESERVED | |||||||
R-0h | |||||||
55 | 54 | 53 | 52 | 51 | 50 | 49 | 48 |
RESERVED | |||||||
R-0h | |||||||
47 | 46 | 45 | 44 | 43 | 42 | 41 | 40 |
RESERVED | |||||||
R-0h | |||||||
39 | 38 | 37 | 36 | 35 | 34 | 33 | 32 |
RESERVED | |||||||
R-0h | |||||||
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
RESERVED | |||||||
R-0h | |||||||
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
RESERVED | |||||||
R-0h | |||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
RESERVED | |||||||
R-0h | |||||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | NULL_SLV | ||||||
R-0h | R-0h | ||||||
LEGEND: R = Read Only; -n = value after reset |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
63-1 | RESERVED | R | 0h | Reserved |
0 | NULL_SLV | R | 0h | Null slave error is enabled and pending |
MSMC_SMIRSTAT is shown in Figure 8-13 and described in Table 8-29.
Return to Summary Table.
Interrupt raw status register.
Instance | Physical Address |
---|---|
COMPUTE_CLUSTER0_MSMC_CFGS0 | 6E00 5008h |
63 | 62 | 61 | 60 | 59 | 58 | 57 | 56 |
RESERVED | |||||||
R-0h | |||||||
55 | 54 | 53 | 52 | 51 | 50 | 49 | 48 |
RESERVED | |||||||
R-0h | |||||||
47 | 46 | 45 | 44 | 43 | 42 | 41 | 40 |
RESERVED | |||||||
R-0h | |||||||
39 | 38 | 37 | 36 | 35 | 34 | 33 | 32 |
RESERVED | |||||||
R-0h | |||||||
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
RESERVED | |||||||
R-0h | |||||||
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
RESERVED | |||||||
R-0h | |||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
RESERVED | |||||||
R-0h | |||||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | NULL_SLV | ||||||
R-0h | R-0h | ||||||
LEGEND: R = Read Only; -n = value after reset |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
63-1 | RESERVED | R | 0h | Reserved |
0 | NULL_SLV | R | 0h | Null slave error flagged |
MSMC_SMIRWS is shown in Figure 8-14 and described in Table 8-31.
Return to Summary Table.
Set interrupt raw status register.
Instance | Physical Address |
---|---|
COMPUTE_CLUSTER0_MSMC_CFGS0 | 6E00 5008h |
63 | 62 | 61 | 60 | 59 | 58 | 57 | 56 |
RESERVED | |||||||
R-0h | |||||||
55 | 54 | 53 | 52 | 51 | 50 | 49 | 48 |
RESERVED | |||||||
R-0h | |||||||
47 | 46 | 45 | 44 | 43 | 42 | 41 | 40 |
RESERVED | |||||||
R-0h | |||||||
39 | 38 | 37 | 36 | 35 | 34 | 33 | 32 |
RESERVED | |||||||
R-0h | |||||||
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
RESERVED | |||||||
R-0h | |||||||
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
RESERVED | |||||||
R-0h | |||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
RESERVED | |||||||
R-0h | |||||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | NULL_SLV | ||||||
R-0h | W-0h | ||||||
LEGEND: R = Read Only; W = Write Only; -n = value after reset |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
63-1 | RESERVED | R | 0h | Reserved |
0 | NULL_SLV | W | 0h | Set software null slave error |
MSMC_SMIRC is shown in Figure 8-15 and described in Table 8-33.
Return to Summary Table.
Interrupt clear register.
Instance | Physical Address |
---|---|
COMPUTE_CLUSTER0_MSMC_CFGS0 | 6E00 5010h |
63 | 62 | 61 | 60 | 59 | 58 | 57 | 56 |
RESERVED | |||||||
R-0h | |||||||
55 | 54 | 53 | 52 | 51 | 50 | 49 | 48 |
RESERVED | |||||||
R-0h | |||||||
47 | 46 | 45 | 44 | 43 | 42 | 41 | 40 |
RESERVED | |||||||
R-0h | |||||||
39 | 38 | 37 | 36 | 35 | 34 | 33 | 32 |
RESERVED | |||||||
R-0h | |||||||
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
RESERVED | |||||||
R-0h | |||||||
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
RESERVED | |||||||
R-0h | |||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
RESERVED | |||||||
R-0h | |||||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | NULL_SLV | ||||||
R-0h | W-0h | ||||||
LEGEND: R = Read Only; W = Write Only; -n = value after reset |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
63-1 | RESERVED | R | 0h | Reserved |
0 | NULL_SLV | W | 0h | Clear null slave error flag |
MSMC_SMIESTAT is shown in Figure 8-16 and described in Table 8-35.
Return to Summary Table.
Interrupt raw status register.
Instance | Physical Address |
---|---|
COMPUTE_CLUSTER0_MSMC_CFGS0 | 6E00 5018h |
63 | 62 | 61 | 60 | 59 | 58 | 57 | 56 |
RESERVED | |||||||
R-0h | |||||||
55 | 54 | 53 | 52 | 51 | 50 | 49 | 48 |
RESERVED | |||||||
R-0h | |||||||
47 | 46 | 45 | 44 | 43 | 42 | 41 | 40 |
RESERVED | |||||||
R-0h | |||||||
39 | 38 | 37 | 36 | 35 | 34 | 33 | 32 |
RESERVED | |||||||
R-0h | |||||||
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
RESERVED | |||||||
R-0h | |||||||
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
RESERVED | |||||||
R-0h | |||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
RESERVED | |||||||
R-0h | |||||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | NULL_SLV | ||||||
R-0h | R-0h | ||||||
LEGEND: R = Read Only; -n = value after reset |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
63-1 | RESERVED | R | 0h | Reserved |
0 | NULL_SLV | R | 0h | Null slave error interrupt is enabled |
MSMC_SMIEWS is shown in Figure 8-17 and described in Table 8-37.
Return to Summary Table.
Set interrupt raw status register.
Instance | Physical Address |
---|---|
COMPUTE_CLUSTER0_MSMC_CFGS0 | 6E00 5018h |
63 | 62 | 61 | 60 | 59 | 58 | 57 | 56 |
RESERVED | |||||||
R-0h | |||||||
55 | 54 | 53 | 52 | 51 | 50 | 49 | 48 |
RESERVED | |||||||
R-0h | |||||||
47 | 46 | 45 | 44 | 43 | 42 | 41 | 40 |
RESERVED | |||||||
R-0h | |||||||
39 | 38 | 37 | 36 | 35 | 34 | 33 | 32 |
RESERVED | |||||||
R-0h | |||||||
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
RESERVED | |||||||
R-0h | |||||||
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
RESERVED | |||||||
R-0h | |||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
RESERVED | |||||||
R-0h | |||||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | NULL_SLV | ||||||
R-0h | W-0h | ||||||
LEGEND: R = Read Only; W = Write Only; -n = value after reset |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
63-1 | RESERVED | R | 0h | Reserved |
0 | NULL_SLV | W | 0h | Enable null slave error |
MSMC_SMIEC is shown in Figure 8-18 and described in Table 8-39.
Return to Summary Table.
Interrupt clear register.
Instance | Physical Address |
---|---|
COMPUTE_CLUSTER0_MSMC_CFGS0 | 6E00 5020h |
63 | 62 | 61 | 60 | 59 | 58 | 57 | 56 |
RESERVED | |||||||
R-0h | |||||||
55 | 54 | 53 | 52 | 51 | 50 | 49 | 48 |
RESERVED | |||||||
R-0h | |||||||
47 | 46 | 45 | 44 | 43 | 42 | 41 | 40 |
RESERVED | |||||||
R-0h | |||||||
39 | 38 | 37 | 36 | 35 | 34 | 33 | 32 |
RESERVED | |||||||
R-0h | |||||||
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
RESERVED | |||||||
R-0h | |||||||
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
RESERVED | |||||||
R-0h | |||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
RESERVED | |||||||
R-0h | |||||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | NULL_SLV | ||||||
R-0h | W-0h | ||||||
LEGEND: R = Read Only; W = Write Only; -n = value after reset |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
63-1 | RESERVED | R | 0h | Reserved |
0 | NULL_SLV | W | 0h | clear null slave error interrupt enable |
MSMC_SBNDCOH0 is shown in Figure 8-19 and described in Table 8-41.
Return to Summary Table.
Starvation Bound for Coherent Port 0.
Instance | Physical Address |
---|---|
COMPUTE_CLUSTER0_MSMC_CFGS0 | 6E00 6000h |
63 | 62 | 61 | 60 | 59 | 58 | 57 | 56 |
RESERVED | |||||||
R-0h | |||||||
55 | 54 | 53 | 52 | 51 | 50 | 49 | 48 |
SBNDE_RT | |||||||
RW-3Fh | |||||||
47 | 46 | 45 | 44 | 43 | 42 | 41 | 40 |
RESERVED | |||||||
R-0h | |||||||
39 | 38 | 37 | 36 | 35 | 34 | 33 | 32 |
SBNDM_RT | |||||||
RW-3Fh | |||||||
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
RESERVED | |||||||
R-0h | |||||||
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
SBNDE_NRT | |||||||
RW-3Fh | |||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
RESERVED | |||||||
R-0h | |||||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
SBNDM_NRT | |||||||
RW-3Fh | |||||||
LEGEND: R = Read Only; RW = Read/Write; -n = value after reset |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
63-56 | RESERVED | R | 0h | Reserved |
55-48 | SBNDE_RT | RW | 3Fh | Starvation Bound for Real-Time External Memory |
47-40 | RESERVED | R | 0h | Reserved |
39-32 | SBNDM_RT | RW | 3Fh | Starvation Bound for Real-Time On-Chip Memory |
31-24 | RESERVED | R | 0h | Reserved |
23-16 | SBNDE_NRT | RW | 3Fh | Starvation Bound for Non-Real-Time External Memory |
15-8 | RESERVED | R | 0h | Reserved |
7-0 | SBNDM_NRT | RW | 3Fh | Starvation Bound for Non-Real-Time On-Chip Memory |
MSMC_SBNDCOH1 is shown in Figure 8-20 and described in Table 8-43.
Return to Summary Table.
Starvation Bound for Coherent Port 1. Not used on this device.
Instance | Physical Address |
---|---|
COMPUTE_CLUSTER0_MSMC_CFGS0 | 6E00 6008h |
63 | 62 | 61 | 60 | 59 | 58 | 57 | 56 |
RESERVED | |||||||
R-0h | |||||||
55 | 54 | 53 | 52 | 51 | 50 | 49 | 48 |
SBNDE_RT | |||||||
RW-3Fh | |||||||
47 | 46 | 45 | 44 | 43 | 42 | 41 | 40 |
RESERVED | |||||||
R-0h | |||||||
39 | 38 | 37 | 36 | 35 | 34 | 33 | 32 |
SBNDM_RT | |||||||
RW-3Fh | |||||||
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
RESERVED | |||||||
R-0h | |||||||
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
SBNDE_NRT | |||||||
RW-3Fh | |||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
RESERVED | |||||||
R-0h | |||||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
SBNDM_NRT | |||||||
RW-3Fh | |||||||
LEGEND: R = Read Only; RW = Read/Write; -n = value after reset |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
63-56 | RESERVED | R | 0h | Reserved |
55-48 | SBNDE_RT | RW | 3Fh | Starvation Bound for Real-Time External Memory |
47-40 | RESERVED | R | 0h | Reserved |
39-32 | SBNDM_RT | RW | 3Fh | Starvation Bound for Real-Time On-Chip Memory |
31-24 | RESERVED | R | 0h | Reserved |
23-16 | SBNDE_NRT | RW | 3Fh | Starvation Bound for Non-Real-Time External Memory |
15-8 | RESERVED | R | 0h | Reserved |
7-0 | SBNDM_NRT | RW | 3Fh | Starvation Bound for Non-Real-Time On-Chip Memory |
MSMC_SBNDCOH2 is shown in Figure 8-21 and described in Table 8-45.
Return to Summary Table.
Starvation Bound for Coherent Port 2. Not used on this device.
Instance | Physical Address |
---|---|
COMPUTE_CLUSTER0_MSMC_CFGS0 | 6E00 6010h |
63 | 62 | 61 | 60 | 59 | 58 | 57 | 56 |
RESERVED | |||||||
R-0h | |||||||
55 | 54 | 53 | 52 | 51 | 50 | 49 | 48 |
SBNDE_RT | |||||||
RW-3Fh | |||||||
47 | 46 | 45 | 44 | 43 | 42 | 41 | 40 |
RESERVED | |||||||
R-0h | |||||||
39 | 38 | 37 | 36 | 35 | 34 | 33 | 32 |
SBNDM_RT | |||||||
RW-3Fh | |||||||
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
RESERVED | |||||||
R-0h | |||||||
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
SBNDE_NRT | |||||||
RW-3Fh | |||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
RESERVED | |||||||
R-0h | |||||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
SBNDM_NRT | |||||||
RW-3Fh | |||||||
LEGEND: R = Read Only; RW = Read/Write; -n = value after reset |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
63-56 | RESERVED | R | 0h | Reserved |
55-48 | SBNDE_RT | RW | 3Fh | Starvation Bound for Real-Time External Memory |
47-40 | RESERVED | R | 0h | Reserved |
39-32 | SBNDM_RT | RW | 3Fh | Starvation Bound for Real-Time On-Chip Memory |
31-24 | RESERVED | R | 0h | Reserved |
23-16 | SBNDE_NRT | RW | 3Fh | Starvation Bound for Non-Real-Time External Memory |
15-8 | RESERVED | R | 0h | Reserved |
7-0 | SBNDM_NRT | RW | 3Fh | Starvation Bound for Non-Real-Time On-Chip Memory |
MSMC_SBNDCOH3 is shown in Figure 8-22 and described in Table 8-47.
Return to Summary Table.
Starvation Bound for Coherent Port 3. Not used on this device.
Instance | Physical Address |
---|---|
COMPUTE_CLUSTER0_MSMC_CFGS0 | 6E00 6018h |
63 | 62 | 61 | 60 | 59 | 58 | 57 | 56 |
RESERVED | |||||||
R-0h | |||||||
55 | 54 | 53 | 52 | 51 | 50 | 49 | 48 |
SBNDE_RT | |||||||
RW-3Fh | |||||||
47 | 46 | 45 | 44 | 43 | 42 | 41 | 40 |
RESERVED | |||||||
R-0h | |||||||
39 | 38 | 37 | 36 | 35 | 34 | 33 | 32 |
SBNDM_RT | |||||||
RW-3Fh | |||||||
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
RESERVED | |||||||
R-0h | |||||||
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
SBNDE_NRT | |||||||
RW-3Fh | |||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
RESERVED | |||||||
R-0h | |||||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
SBNDM_NRT | |||||||
RW-3Fh | |||||||
LEGEND: R = Read Only; RW = Read/Write; -n = value after reset |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
63-56 | RESERVED | R | 0h | Reserved |
55-48 | SBNDE_RT | RW | 3Fh | Starvation Bound for Real-Time External Memory |
47-40 | RESERVED | R | 0h | Reserved |
39-32 | SBNDM_RT | RW | 3Fh | Starvation Bound for Real-Time On-Chip Memory |
31-24 | RESERVED | R | 0h | Reserved |
23-16 | SBNDE_NRT | RW | 3Fh | Starvation Bound for Non-Real-Time External Memory |
15-8 | RESERVED | R | 0h | Reserved |
7-0 | SBNDM_NRT | RW | 3Fh | Starvation Bound for Non-Real-Time On-Chip Memory |
MSMC_SBNDCOH4 is shown in Figure 8-23 and described in Table 8-49.
Return to Summary Table.
Starvation Bound for Coherent Port 4. Not used on this device.
Instance | Physical Address |
---|---|
COMPUTE_CLUSTER0_MSMC_CFGS0 | 6E00 6018h |
63 | 62 | 61 | 60 | 59 | 58 | 57 | 56 |
RESERVED | |||||||
R-0h | |||||||
55 | 54 | 53 | 52 | 51 | 50 | 49 | 48 |
SBNDE_RT | |||||||
RW-3Fh | |||||||
47 | 46 | 45 | 44 | 43 | 42 | 41 | 40 |
RESERVED | |||||||
R-0h | |||||||
39 | 38 | 37 | 36 | 35 | 34 | 33 | 32 |
SBNDM_RT | |||||||
RW-3Fh | |||||||
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
RESERVED | |||||||
R-0h | |||||||
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
SBNDE_NRT | |||||||
RW-3Fh | |||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
RESERVED | |||||||
R-0h | |||||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
SBNDM_NRT | |||||||
RW-3Fh | |||||||
LEGEND: R = Read Only; RW = Read/Write; -n = value after reset |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
63-56 | RESERVED | R | 0h | Reserved |
55-48 | SBNDE_RT | RW | 3Fh | Starvation Bound for Real-Time External Memory |
47-40 | RESERVED | R | 0h | Reserved |
39-32 | SBNDM_RT | RW | 3Fh | Starvation Bound for Real-Time On-Chip Memory |
31-24 | RESERVED | R | 0h | Reserved |
23-16 | SBNDE_NRT | RW | 3Fh | Starvation Bound for Non-Real-Time External Memory |
15-8 | RESERVED | R | 0h | Reserved |
7-0 | SBNDM_NRT | RW | 3Fh | Starvation Bound for Non-Real-Time On-Chip Memory |
MSMC_SBNDCOH5 is shown in Figure 8-24 and described in Table 8-51.
Return to Summary Table.
Starvation Bound for Coherent Port 5. Not used on this device.
Instance | Physical Address |
---|---|
COMPUTE_CLUSTER0_MSMC_CFGS0 | 6E00 6018h |
63 | 62 | 61 | 60 | 59 | 58 | 57 | 56 |
RESERVED | |||||||
R-0h | |||||||
55 | 54 | 53 | 52 | 51 | 50 | 49 | 48 |
SBNDE_RT | |||||||
RW-3Fh | |||||||
47 | 46 | 45 | 44 | 43 | 42 | 41 | 40 |
RESERVED | |||||||
R-0h | |||||||
39 | 38 | 37 | 36 | 35 | 34 | 33 | 32 |
SBNDM_RT | |||||||
RW-3Fh | |||||||
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
RESERVED | |||||||
R-0h | |||||||
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
SBNDE_NRT | |||||||
RW-3Fh | |||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
RESERVED | |||||||
R-0h | |||||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
SBNDM_NRT | |||||||
RW-3Fh | |||||||
LEGEND: R = Read Only; RW = Read/Write; -n = value after reset |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
63-56 | RESERVED | R | 0h | Reserved |
55-48 | SBNDE_RT | RW | 3Fh | Starvation Bound for Real-Time External Memory |
47-40 | RESERVED | R | 0h | Reserved |
39-32 | SBNDM_RT | RW | 3Fh | Starvation Bound for Real-Time On-Chip Memory |
31-24 | RESERVED | R | 0h | Reserved |
23-16 | SBNDE_NRT | RW | 3Fh | Starvation Bound for Non-Real-Time External Memory |
15-8 | RESERVED | R | 0h | Reserved |
7-0 | SBNDM_NRT | RW | 3Fh | Starvation Bound for Non-Real-Time On-Chip Memory |
MSMC_SBNDCOH6 is shown in Figure 8-25 and described in Table 8-53.
Return to Summary Table.
Starvation Bound for Coherent Port 6. Not used on this device.
Instance | Physical Address |
---|---|
COMPUTE_CLUSTER0_MSMC_CFGS0 | 6E00 6018h |
63 | 62 | 61 | 60 | 59 | 58 | 57 | 56 |
RESERVED | |||||||
R-0h | |||||||
55 | 54 | 53 | 52 | 51 | 50 | 49 | 48 |
SBNDE_RT | |||||||
RW-3Fh | |||||||
47 | 46 | 45 | 44 | 43 | 42 | 41 | 40 |
RESERVED | |||||||
R-0h | |||||||
39 | 38 | 37 | 36 | 35 | 34 | 33 | 32 |
SBNDM_RT | |||||||
RW-3Fh | |||||||
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
RESERVED | |||||||
R-0h | |||||||
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
SBNDE_NRT | |||||||
RW-3Fh | |||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
RESERVED | |||||||
R-0h | |||||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
SBNDM_NRT | |||||||
RW-3Fh | |||||||
LEGEND: R = Read Only; RW = Read/Write; -n = value after reset |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
63-56 | RESERVED | R | 0h | Reserved |
55-48 | SBNDE_RT | RW | 3Fh | Starvation Bound for Real-Time External Memory |
47-40 | RESERVED | R | 0h | Reserved |
39-32 | SBNDM_RT | RW | 3Fh | Starvation Bound for Real-Time On-Chip Memory |
31-24 | RESERVED | R | 0h | Reserved |
23-16 | SBNDE_NRT | RW | 3Fh | Starvation Bound for Non-Real-Time External Memory |
15-8 | RESERVED | R | 0h | Reserved |
7-0 | SBNDM_NRT | RW | 3Fh | Starvation Bound for Non-Real-Time On-Chip Memory |
MSMC_SBNDCOH7 is shown in Figure 8-26 and described in Table 8-55.
Return to Summary Table.
Starvation Bound for Coherent Port 7. Not used on this device.
Instance | Physical Address |
---|---|
COMPUTE_CLUSTER0_MSMC_CFGS0 | 6E00 6018h |
63 | 62 | 61 | 60 | 59 | 58 | 57 | 56 |
RESERVED | |||||||
R-0h | |||||||
55 | 54 | 53 | 52 | 51 | 50 | 49 | 48 |
SBNDE_RT | |||||||
RW-3Fh | |||||||
47 | 46 | 45 | 44 | 43 | 42 | 41 | 40 |
RESERVED | |||||||
R-0h | |||||||
39 | 38 | 37 | 36 | 35 | 34 | 33 | 32 |
SBNDM_RT | |||||||
RW-3Fh | |||||||
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
RESERVED | |||||||
R-0h | |||||||
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
SBNDE_NRT | |||||||
RW-3Fh | |||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
RESERVED | |||||||
R-0h | |||||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
SBNDM_NRT | |||||||
RW-3Fh | |||||||
LEGEND: R = Read Only; RW = Read/Write; -n = value after reset |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
63-56 | RESERVED | R | 0h | Reserved |
55-48 | SBNDE_RT | RW | 3Fh | Starvation Bound for Real-Time External Memory |
47-40 | RESERVED | R | 0h | Reserved |
39-32 | SBNDM_RT | RW | 3Fh | Starvation Bound for Real-Time On-Chip Memory |
31-24 | RESERVED | R | 0h | Reserved |
23-16 | SBNDE_NRT | RW | 3Fh | Starvation Bound for Non-Real-Time External Memory |
15-8 | RESERVED | R | 0h | Reserved |
7-0 | SBNDM_NRT | RW | 3Fh | Starvation Bound for Non-Real-Time On-Chip Memory |
MSMC_SBNDCOH8 is shown in Figure 8-27 and described in Table 8-57.
Return to Summary Table.
Starvation Bound for Coherent Port 8. Not used on this device.
Instance | Physical Address |
---|---|
COMPUTE_CLUSTER0_MSMC_CFGS0 | 6E00 6018h |
63 | 62 | 61 | 60 | 59 | 58 | 57 | 56 |
RESERVED | |||||||
R-0h | |||||||
55 | 54 | 53 | 52 | 51 | 50 | 49 | 48 |
SBNDE_RT | |||||||
RW-3Fh | |||||||
47 | 46 | 45 | 44 | 43 | 42 | 41 | 40 |
RESERVED | |||||||
R-0h | |||||||
39 | 38 | 37 | 36 | 35 | 34 | 33 | 32 |
SBNDM_RT | |||||||
RW-3Fh | |||||||
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
RESERVED | |||||||
R-0h | |||||||
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
SBNDE_NRT | |||||||
RW-3Fh | |||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
RESERVED | |||||||
R-0h | |||||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
SBNDM_NRT | |||||||
RW-3Fh | |||||||
LEGEND: R = Read Only; RW = Read/Write; -n = value after reset |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
63-56 | RESERVED | R | 0h | Reserved |
55-48 | SBNDE_RT | RW | 3Fh | Starvation Bound for Real-Time External Memory |
47-40 | RESERVED | R | 0h | Reserved |
39-32 | SBNDM_RT | RW | 3Fh | Starvation Bound for Real-Time On-Chip Memory |
31-24 | RESERVED | R | 0h | Reserved |
23-16 | SBNDE_NRT | RW | 3Fh | Starvation Bound for Non-Real-Time External Memory |
15-8 | RESERVED | R | 0h | Reserved |
7-0 | SBNDM_NRT | RW | 3Fh | Starvation Bound for Non-Real-Time On-Chip Memory |
MSMC_SBNDCOH9 is shown in Figure 8-28 and described in Table 8-59.
Return to Summary Table.
Starvation Bound for Coherent Port 9. Not used on this device.
Instance | Physical Address |
---|---|
COMPUTE_CLUSTER0_MSMC_CFGS0 | 6E00 6018h |
63 | 62 | 61 | 60 | 59 | 58 | 57 | 56 |
RESERVED | |||||||
R-0h | |||||||
55 | 54 | 53 | 52 | 51 | 50 | 49 | 48 |
SBNDE_RT | |||||||
RW-3Fh | |||||||
47 | 46 | 45 | 44 | 43 | 42 | 41 | 40 |
RESERVED | |||||||
R-0h | |||||||
39 | 38 | 37 | 36 | 35 | 34 | 33 | 32 |
SBNDM_RT | |||||||
RW-3Fh | |||||||
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
RESERVED | |||||||
R-0h | |||||||
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
SBNDE_NRT | |||||||
RW-3Fh | |||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
RESERVED | |||||||
R-0h | |||||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
SBNDM_NRT | |||||||
RW-3Fh | |||||||
LEGEND: R = Read Only; RW = Read/Write; -n = value after reset |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
63-56 | RESERVED | R | 0h | Reserved |
55-48 | SBNDE_RT | RW | 3Fh | Starvation Bound for Real-Time External Memory |
47-40 | RESERVED | R | 0h | Reserved |
39-32 | SBNDM_RT | RW | 3Fh | Starvation Bound for Real-Time On-Chip Memory |
31-24 | RESERVED | R | 0h | Reserved |
23-16 | SBNDE_NRT | RW | 3Fh | Starvation Bound for Non-Real-Time External Memory |
15-8 | RESERVED | R | 0h | Reserved |
7-0 | SBNDM_NRT | RW | 3Fh | Starvation Bound for Non-Real-Time On-Chip Memory |
MSMC_SBNDCOH10 is shown in Figure 8-29 and described in Table 8-61.
Return to Summary Table.
Starvation Bound for Coherent Port 10. Not used on this device.
Instance | Physical Address |
---|---|
COMPUTE_CLUSTER0_MSMC_CFGS0 | 6E00 6018h |
63 | 62 | 61 | 60 | 59 | 58 | 57 | 56 |
RESERVED | |||||||
R-0h | |||||||
55 | 54 | 53 | 52 | 51 | 50 | 49 | 48 |
SBNDE_RT | |||||||
RW-3Fh | |||||||
47 | 46 | 45 | 44 | 43 | 42 | 41 | 40 |
RESERVED | |||||||
R-0h | |||||||
39 | 38 | 37 | 36 | 35 | 34 | 33 | 32 |
SBNDM_RT | |||||||
RW-3Fh | |||||||
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
RESERVED | |||||||
R-0h | |||||||
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
SBNDE_NRT | |||||||
RW-3Fh | |||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
RESERVED | |||||||
R-0h | |||||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
SBNDM_NRT | |||||||
RW-3Fh | |||||||
LEGEND: R = Read Only; RW = Read/Write; -n = value after reset |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
63-56 | RESERVED | R | 0h | Reserved |
55-48 | SBNDE_RT | RW | 3Fh | Starvation Bound for Real-Time External Memory |
47-40 | RESERVED | R | 0h | Reserved |
39-32 | SBNDM_RT | RW | 3Fh | Starvation Bound for Real-Time On-Chip Memory |
31-24 | RESERVED | R | 0h | Reserved |
23-16 | SBNDE_NRT | RW | 3Fh | Starvation Bound for Non-Real-Time External Memory |
15-8 | RESERVED | R | 0h | Reserved |
7-0 | SBNDM_NRT | RW | 3Fh | Starvation Bound for Non-Real-Time On-Chip Memory |
MSMC_SBNDCOH11 is shown in Figure 8-30 and described in Table 8-63.
Return to Summary Table.
Starvation Bound for Coherent Port 11.
Instance | Physical Address |
---|---|
COMPUTE_CLUSTER0_MSMC_CFGS0 | 6E00 6018h |
63 | 62 | 61 | 60 | 59 | 58 | 57 | 56 |
RESERVED | |||||||
R-0h | |||||||
55 | 54 | 53 | 52 | 51 | 50 | 49 | 48 |
SBNDE_RT | |||||||
RW-3Fh | |||||||
47 | 46 | 45 | 44 | 43 | 42 | 41 | 40 |
RESERVED | |||||||
R-0h | |||||||
39 | 38 | 37 | 36 | 35 | 34 | 33 | 32 |
SBNDM_RT | |||||||
RW-3Fh | |||||||
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
RESERVED | |||||||
R-0h | |||||||
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
SBNDE_NRT | |||||||
RW-3Fh | |||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
RESERVED | |||||||
R-0h | |||||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
SBNDM_NRT | |||||||
RW-3Fh | |||||||
LEGEND: R = Read Only; RW = Read/Write; -n = value after reset |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
63-56 | RESERVED | R | 0h | Reserved |
55-48 | SBNDE_RT | RW | 3Fh | Starvation Bound for Real-Time External Memory |
47-40 | RESERVED | R | 0h | Reserved |
39-32 | SBNDM_RT | RW | 3Fh | Starvation Bound for Real-Time On-Chip Memory |
31-24 | RESERVED | R | 0h | Reserved |
23-16 | SBNDE_NRT | RW | 3Fh | Starvation Bound for Non-Real-Time External Memory |
15-8 | RESERVED | R | 0h | Reserved |
7-0 | SBNDM_NRT | RW | 3Fh | Starvation Bound for Non-Real-Time On-Chip Memory |
MSMC_SBNDCOH12 is shown in Figure 8-31 and described in Table 8-65.
Return to Summary Table.
Starvation Bound for Coherent Port 12.
Instance | Physical Address |
---|---|
COMPUTE_CLUSTER0_MSMC_CFGS0 | 6E00 6018h |
63 | 62 | 61 | 60 | 59 | 58 | 57 | 56 |
RESERVED | |||||||
R-0h | |||||||
55 | 54 | 53 | 52 | 51 | 50 | 49 | 48 |
SBNDE_RT | |||||||
RW-3Fh | |||||||
47 | 46 | 45 | 44 | 43 | 42 | 41 | 40 |
RESERVED | |||||||
R-0h | |||||||
39 | 38 | 37 | 36 | 35 | 34 | 33 | 32 |
SBNDM_RT | |||||||
RW-3Fh | |||||||
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
RESERVED | |||||||
R-0h | |||||||
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
SBNDE_NRT | |||||||
RW-3Fh | |||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
RESERVED | |||||||
R-0h | |||||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
SBNDM_NRT | |||||||
RW-3Fh | |||||||
LEGEND: R = Read Only; RW = Read/Write; -n = value after reset |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
63-56 | RESERVED | R | 0h | Reserved |
55-48 | SBNDE_RT | RW | 3Fh | Starvation Bound for Real-Time External Memory |
47-40 | RESERVED | R | 0h | Reserved |
39-32 | SBNDM_RT | RW | 3Fh | Starvation Bound for Real-Time On-Chip Memory |
31-24 | RESERVED | R | 0h | Reserved |
23-16 | SBNDE_NRT | RW | 3Fh | Starvation Bound for Non-Real-Time External Memory |
15-8 | RESERVED | R | 0h | Reserved |
7-0 | SBNDM_NRT | RW | 3Fh | Starvation Bound for Non-Real-Time On-Chip Memory |
MSMC_SBNDDRU is shown in Figure 8-32 and described in Table 8-67.
Return to Summary Table.
Starvation Bound for Data Routing Unit. Not used on this device.
Instance | Physical Address |
---|---|
COMPUTE_CLUSTER0_MSMC_CFGS0 | 6E00 6100h |
63 | 62 | 61 | 60 | 59 | 58 | 57 | 56 |
RESERVED | |||||||
R-0h | |||||||
55 | 54 | 53 | 52 | 51 | 50 | 49 | 48 |
SBNDE_RT | |||||||
RW-3Fh | |||||||
47 | 46 | 45 | 44 | 43 | 42 | 41 | 40 |
RESERVED | |||||||
R-0h | |||||||
39 | 38 | 37 | 36 | 35 | 34 | 33 | 32 |
SBNDM_RT | |||||||
RW-3Fh | |||||||
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
RESERVED | |||||||
R-0h | |||||||
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
SBNDE_NRT | |||||||
RW-3Fh | |||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
RESERVED | |||||||
R-0h | |||||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
SBNDM_NRT | |||||||
RW-3Fh | |||||||
LEGEND: R = Read Only; RW = Read/Write; -n = value after reset |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
63-56 | RESERVED | R | 0h | Reserved |
55-48 | SBNDE_RT | RW | 3Fh | Starvation Bound for Real-Time External Memory |
47-40 | RESERVED | R | 0h | Reserved |
39-32 | SBNDM_RT | RW | 3Fh | Starvation Bound for Real-Time On-Chip Memory |
31-24 | RESERVED | R | 0h | Reserved |
23-16 | SBNDE_NRT | RW | 3Fh | Starvation Bound for Non-Real-Time External Memory |
15-8 | RESERVED | R | 0h | Reserved |
7-0 | SBNDM_NRT | RW | 3Fh | Starvation Bound for Non-Real-Time On-Chip Memory |
MSMC_SBNDRESP is shown in Figure 8-33 and described in Table 8-69.
Return to Summary Table.
Starvation Bound for Read Response.
Instance | Physical Address |
---|---|
COMPUTE_CLUSTER0_MSMC_CFGS0 | 6E00 6200h |
63 | 62 | 61 | 60 | 59 | 58 | 57 | 56 |
RESERVED | |||||||
R-0h | |||||||
55 | 54 | 53 | 52 | 51 | 50 | 49 | 48 |
SBNDE_RT | |||||||
RW-3Fh | |||||||
47 | 46 | 45 | 44 | 43 | 42 | 41 | 40 |
RESERVED | |||||||
R-0h | |||||||
39 | 38 | 37 | 36 | 35 | 34 | 33 | 32 |
SBNDM_RT | |||||||
RW-3Fh | |||||||
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
RESERVED | |||||||
R-0h | |||||||
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
SBNDE_NRT | |||||||
RW-3Fh | |||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
RESERVED | |||||||
R-0h | |||||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
SBNDM_NRT | |||||||
RW-3Fh | |||||||
LEGEND: R = Read Only; RW = Read/Write; -n = value after reset |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
63-56 | RESERVED | R | 0h | Reserved |
55-48 | SBNDE_RT | RW | 3Fh | Starvation Bound for Real-Time External Memory |
47-40 | RESERVED | R | 0h | Reserved |
39-32 | SBNDM_RT | RW | 3Fh | Starvation Bound for Real-Time On-Chip Memory |
31-24 | RESERVED | R | 0h | Reserved |
23-16 | SBNDE_NRT | RW | 3Fh | Starvation Bound for Non-Real-Time External Memory |
15-8 | RESERVED | R | 0h | Reserved |
7-0 | SBNDM_NRT | RW | 3Fh | Starvation Bound for Non-Real-Time On-Chip Memory |
MSMC_DBGTAGCTL is shown in Figure 8-34 and described in Table 8-71.
Return to Summary Table.
Debug Tag View Control.
Instance | Physical Address |
---|---|
COMPUTE_CLUSTER0_MSMC_CFGS0 | 6E00 7000h |
63 | 62 | 61 | 60 | 59 | 58 | 57 | 56 |
RESERVED | |||||||
R-0h | |||||||
55 | 54 | 53 | 52 | 51 | 50 | 49 | 48 |
RESERVED | |||||||
R-0h | |||||||
47 | 46 | 45 | 44 | 43 | 42 | 41 | 40 |
RESERVED | L3CACHE | ||||||
R-0h | RW-0h | ||||||
39 | 38 | 37 | 36 | 35 | 34 | 33 | 32 |
RESERVED | BANK | ||||||
R-0h | RW-0h | ||||||
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
RESERVED | INDEX | ||||||
R-0h | RW-0h | ||||||
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
INDEX | |||||||
RW-0h | |||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
RESERVED | |||||||
R-0h | |||||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | WAY | ||||||
R-0h | RW-0h | ||||||
LEGEND: R = Read Only; RW = Read/Write; -n = value after reset |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
63-41 | RESERVED | R | 0h | Reserved |
40 | L3CACHE | RW | 0h | Level 3 Cache Tag Select |
39-34 | RESERVED | R | 0h | Reserved |
33-32 | BANK | RW | 0h | Physical Bank Select |
31-30 | RESERVED | R | 0h | Reserved |
29-16 | INDEX | RW | 0h | Index Select |
15-5 | RESERVED | R | 0h | Reserved |
4-0 | WAY | RW | 0h | Way Select |
MSMC_DBGTAGVIEW is shown in Figure 8-35 and described in Table 8-73.
Return to Summary Table.
Debug Tag View Read.
Instance | Physical Address |
---|---|
COMPUTE_CLUSTER0_MSMC_CFGS0 | 6E00 7080h |
63 | 62 | 61 | 60 | 59 | 58 | 57 | 56 |
RESERVED | SF | ||||||
R-0h | R-0h | ||||||
55 | 54 | 53 | 52 | 51 | 50 | 49 | 48 |
SF | RESERVED | DIRTY | RESERVED | DATA_VALID | RESERVED | ADDR_VALID | |
R-0h | R-0h | R-0h | R-0h | R-0h | R-0h | R-0h | |
47 | 46 | 45 | 44 | 43 | 42 | 41 | 40 |
ADDRESS | |||||||
R-0h | |||||||
39 | 38 | 37 | 36 | 35 | 34 | 33 | 32 |
ADDRESS | |||||||
R-0h | |||||||
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
ADDRESS | |||||||
R-0h | |||||||
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
ADDRESS | |||||||
R-0h | |||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
ADDRESS | |||||||
R-0h | |||||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
ADDRESS | |||||||
R-0h | |||||||
LEGEND: R = Read Only; -n = value after reset |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
63-59 | RESERVED | R | 0h | Reserved |
58-54 | SF | R | 0h | Snoop Filter |
53 | RESERVED | R | 0h | Reserved |
52 | DIRTY | R | 0h | Dirty |
51 | RESERVED | R | 0h | Reserved |
50 | DATA_VALID | R | 0h | Data Valid |
49 | RESERVED | R | 0h | Reserved |
48 | ADDR_VALID | R | 0h | Address Valid |
47-0 | ADDRESS | R | 0h | Tag Address |
MSMC_NULL_SLV_STAT0 is shown in Figure 8-36 and described in Table 8-75.
Return to Summary Table.
Null Slave Status 0.
Instance | Physical Address |
---|---|
COMPUTE_CLUSTER0_MSMC_CFGS0 | 6E00 A000h |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
ADDR | |||||||||||||||||||||||||||||||
R-0h | |||||||||||||||||||||||||||||||
LEGEND: R = Read Only; -n = value after reset |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
63-0 | ADDR | R | 0h | Address |
MSMC_NULL_SLV_STAT1 is shown in Figure 8-37 and described in Table 8-77.
Return to Summary Table.
Null Slave Status 1.
Instance | Physical Address |
---|---|
COMPUTE_CLUSTER0_MSMC_CFGS0 | 6E00 A008h |
63 | 62 | 61 | 60 | 59 | 58 | 57 | 56 |
RESERVED | |||||||
R-0h | |||||||
55 | 54 | 53 | 52 | 51 | 50 | 49 | 48 |
RESERVED | PRIV | RESERVED | SECURE | ||||
R-0h | R-0h | R-0h | R-0h | ||||
47 | 46 | 45 | 44 | 43 | 42 | 41 | 40 |
RESERVED | EMU | RESERVED | MEMTYPE | ||||
R-0h | R-0h | R-0h | R-0h | ||||
39 | 38 | 37 | 36 | 35 | 34 | 33 | 32 |
RESERVED | OPCODE | ||||||
R-0h | R-0h | ||||||
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
PRIVID | |||||||
R-0h | |||||||
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
ROUTEID | |||||||
R-0h | |||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
ROUTEID | RESERVED | BYTECNT | |||||
R-0h | R-0h | R-0h | |||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
BYTECNT | |||||||
R-0h | |||||||
LEGEND: R = Read Only; -n = value after reset |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
63-54 | RESERVED | R | 0h | Reserved |
53-52 | PRIV | R | 0h | Privilege |
51-49 | RESERVED | R | 0h | Reserved |
48 | SECURE | R | 0h | Secure |
47-45 | RESERVED | R | 0h | Reserved |
44 | EMU | R | 0h | Emulation |
43-42 | RESERVED | R | 0h | Reserved |
41-40 | MEMTYPE | R | 0h | Memory Type |
39-38 | RESERVED | R | 0h | Reserved |
37-32 | OPCODE | R | 0h | Opcode |
31-24 | PRIVID | R | 0h | Priv ID |
23-12 | ROUTEID | R | 0h | Route ID |
11-10 | RESERVED | R | 0h | Reserved |
9-0 | BYTECNT | R | 0h | Byte Count |
MSMC_NULL_SLV_CNT is shown in Figure 8-38 and described in Table 8-79.
Return to Summary Table.
Null Slave Error Count.
Instance | Physical Address |
---|---|
COMPUTE_CLUSTER0_MSMC_CFGS0 | 6E00 A018h |
63 | 62 | 61 | 60 | 59 | 58 | 57 | 56 |
RESERVED | |||||||
R-0h | |||||||
55 | 54 | 53 | 52 | 51 | 50 | 49 | 48 |
RESERVED | |||||||
R-0h | |||||||
47 | 46 | 45 | 44 | 43 | 42 | 41 | 40 |
RESERVED | |||||||
R-0h | |||||||
39 | 38 | 37 | 36 | 35 | 34 | 33 | 32 |
RESERVED | |||||||
R-0h | |||||||
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
RESERVED | |||||||
R-0h | |||||||
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
RESERVED | |||||||
R-0h | |||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
RESERVED | |||||||
R-0h | |||||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
COUNT | |||||||
RW-0h | |||||||
LEGEND: R = Read Only; RW = Read/Write; -n = value after reset |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
63-8 | RESERVED | R | 0h | Reserved |
7-0 | COUNT | RW | 0h | Count |