SPRUIU1C July 2020 – February 2024 DRA821U , DRA821U-Q1
Table 9-88 shows the mapping of events to the R5FSS0_CORE0. The R5FSS0 VIM supports both R5FSS0 cores.
The R5FSS0_CORE0 events are the events used by both processors when operating in lockstep mode.
Interrupt Input Line | Interrupt ID | Interrupt Name |
---|---|---|
R5FSS0_CORE0_INTR_IN_0 | 0 | CTRL_MMR0_IPC_SET16_IPC_SET_IPCFG_0 |
R5FSS0_CORE0_INTR_IN_1 | 1 | CTRL_MMR0_IPC_SET17_IPC_SET_IPCFG_0 |
R5FSS0_CORE0_INTR_IN_2 | 2 | RTI28_INTR_WWD_0 |
R5FSS0_CORE0_INTR_IN_3 | 3 | RTI29_INTR_WWD_0 |
R5FSS0_CORE0_INTR_IN_4 | 4 | R5FSS0_COMMON0_COMMRX_LEVEL_0_0 |
R5FSS0_CORE0_INTR_IN_5 | 5 | R5FSS0_COMMON0_COMMTX_LEVEL_0_0 |
R5FSS0_CORE0_INTR_IN_6 | 6 | R5FSS0_CORE0_VALFIQ_0 |
R5FSS0_CORE0_INTR_IN_7 | 7 | R5FSS0_CORE0_VALIRQ_0 |
R5FSS0_CORE0_INTR_IN_8 | 8 | R5FSS0_CORE0_CTI_0 |
R5FSS0_CORE0_INTR_IN_9 | 9 | R5FSS0_CORE1_CTI_0 |
R5FSS0_CORE0_INTR_IN_10 | 10 | ESM0_ESM_INT_LOW_LVL_0 |
R5FSS0_CORE0_INTR_IN_11 | 11 | ESM0_ESM_INT_HI_LVL_0 |
R5FSS0_CORE0_INTR_IN_12 | 12 | ESM0_ESM_INT_CFG_LVL_0 |
R5FSS0_CORE0_INTR_IN_13 | 13 | GLUELOGIC_EXT_INTN_GLUE_EXT_INT_LVL_0 |
R5FSS0_CORE0_INTR_IN_15 | 15 | PSC0_PSC_ALLINT_0 |
R5FSS0_CORE0_INTR_IN_16 | 16 | R5FSS0_CORE0_EXP_INTR_0 |
R5FSS0_CORE0_INTR_IN_17 | 17 | R5FSS0_CORE1_EXP_INTR_0 |
R5FSS0_CORE0_INTR_IN_20 | 20 | MCAN14_MCANSS_MCAN_LVL_INT_0 |
R5FSS0_CORE0_INTR_IN_21 | 21 | MCAN14_MCANSS_MCAN_LVL_INT_1 |
R5FSS0_CORE0_INTR_IN_22 | 22 | MCAN14_MCANSS_EXT_TS_ROLLOVER_LVL_INT_0 |
R5FSS0_CORE0_INTR_IN_23 | 23 | MCAN15_MCANSS_MCAN_LVL_INT_0 |
R5FSS0_CORE0_INTR_IN_24 | 24 | MCAN15_MCANSS_MCAN_LVL_INT_1 |
R5FSS0_CORE0_INTR_IN_25 | 25 | MCAN15_MCANSS_EXT_TS_ROLLOVER_LVL_INT_0 |
R5FSS0_CORE0_INTR_IN_26 | 26 | MCAN16_MCANSS_MCAN_LVL_INT_0 |
R5FSS0_CORE0_INTR_IN_27 | 27 | MCAN16_MCANSS_MCAN_LVL_INT_1 |
R5FSS0_CORE0_INTR_IN_28 | 28 | MCAN16_MCANSS_EXT_TS_ROLLOVER_LVL_INT_0 |
R5FSS0_CORE0_INTR_IN_29 | 29 | MCAN17_MCANSS_MCAN_LVL_INT_0 |
R5FSS0_CORE0_INTR_IN_30 | 30 | MCAN17_MCANSS_MCAN_LVL_INT_1 |
R5FSS0_CORE0_INTR_IN_31 | 31 | MCAN17_MCANSS_EXT_TS_ROLLOVER_LVL_INT_0 |
R5FSS0_CORE0_INTR_IN_96 | 96 | CPSW0_STAT_PEND_0 |
R5FSS0_CORE0_INTR_IN_97 | 97 | CPSW0_MDIO_PEND_0 |
R5FSS0_CORE0_INTR_IN_98 | 98 | CPSW0_EVNT_PEND_0 |
R5FSS0_CORE0_INTR_IN_99 | 99 | MMCSD0_EMMCSS_INTR_0 |
R5FSS0_CORE0_INTR_IN_104 | 104 | EHRPWM0_EPWM_ETINT_0 |
R5FSS0_CORE0_INTR_IN_105 | 105 | EHRPWM1_EPWM_ETINT_0 |
R5FSS0_CORE0_INTR_IN_106 | 106 | EHRPWM2_EPWM_ETINT_0 |
R5FSS0_CORE0_INTR_IN_107 | 107 | EHRPWM3_EPWM_ETINT_0 |
R5FSS0_CORE0_INTR_IN_108 | 108 | EHRPWM4_EPWM_ETINT_0 |
R5FSS0_CORE0_INTR_IN_109 | 109 | EHRPWM5_EPWM_ETINT_0 |
R5FSS0_CORE0_INTR_IN_110 | 110 | EHRPWM0_EPWM_TRIPZINT_0 |
R5FSS0_CORE0_INTR_IN_111 | 111 | EHRPWM1_EPWM_TRIPZINT_0 |
R5FSS0_CORE0_INTR_IN_112 | 112 | EHRPWM2_EPWM_TRIPZINT_0 |
R5FSS0_CORE0_INTR_IN_113 | 113 | EHRPWM3_EPWM_TRIPZINT_0 |
R5FSS0_CORE0_INTR_IN_114 | 114 | EHRPWM4_EPWM_TRIPZINT_0 |
R5FSS0_CORE0_INTR_IN_115 | 115 | EHRPWM5_EPWM_TRIPZINT_0 |
R5FSS0_CORE0_INTR_IN_116 | 116 | EQEP0_EQEP_INT_0 |
R5FSS0_CORE0_INTR_IN_117 | 117 | EQEP1_EQEP_INT_0 |
R5FSS0_CORE0_INTR_IN_118 | 118 | EQEP2_EQEP_INT_0 |
R5FSS0_CORE0_INTR_IN_120 | 120 | MCAN0_MCANSS_EXT_TS_ROLLOVER_LVL_INT_0 |
R5FSS0_CORE0_INTR_IN_121 | 121 | MCAN0_MCANSS_MCAN_LVL_INT_0 |
R5FSS0_CORE0_INTR_IN_122 | 122 | MCAN0_MCANSS_MCAN_LVL_INT_1 |
R5FSS0_CORE0_INTR_IN_123 | 123 | MCAN1_MCANSS_EXT_TS_ROLLOVER_LVL_INT_0 |
R5FSS0_CORE0_INTR_IN_124 | 124 | MCAN1_MCANSS_MCAN_LVL_INT_0 |
R5FSS0_CORE0_INTR_IN_125 | 125 | MCAN1_MCANSS_MCAN_LVL_INT_1 |
R5FSS0_CORE0_INTR_IN_126 | 126 | MCAN2_MCANSS_EXT_TS_ROLLOVER_LVL_INT_0 |
R5FSS0_CORE0_INTR_IN_127 | 127 | MCAN2_MCANSS_MCAN_LVL_INT_0 |
R5FSS0_CORE0_INTR_IN_128 | 128 | MCAN2_MCANSS_MCAN_LVL_INT_1 |
R5FSS0_CORE0_INTR_IN_129 | 129 | MCAN3_MCANSS_EXT_TS_ROLLOVER_LVL_INT_0 |
R5FSS0_CORE0_INTR_IN_130 | 130 | MCAN3_MCANSS_MCAN_LVL_INT_0 |
R5FSS0_CORE0_INTR_IN_131 | 131 | MCAN3_MCANSS_MCAN_LVL_INT_1 |
R5FSS0_CORE0_INTR_IN_132 | 132 | MCASP0_XMIT_INTR_PEND_0 |
R5FSS0_CORE0_INTR_IN_133 | 133 | MCASP0_REC_INTR_PEND_0 |
R5FSS0_CORE0_INTR_IN_134 | 134 | MCASP1_XMIT_INTR_PEND_0 |
R5FSS0_CORE0_INTR_IN_135 | 135 | MCASP1_REC_INTR_PEND_0 |
R5FSS0_CORE0_INTR_IN_150 | 150 | I2C0_POINTRPEND_0 |
R5FSS0_CORE0_INTR_IN_151 | 151 | I2C1_POINTRPEND_0 |
R5FSS0_CORE0_INTR_IN_152 | 152 | MCSPI0_INTR_SPI_0 |
R5FSS0_CORE0_INTR_IN_153 | 153 | MCSPI1_INTR_SPI_0 |
R5FSS0_CORE0_INTR_IN_158 | 158 | UART0_USART_IRQ_0 |
R5FSS0_CORE0_INTR_IN_159 | 159 | UART1_USART_IRQ_0 |
R5FSS0_CORE0_INTR_IN_160 | 160 | UART2_USART_IRQ_0 |
R5FSS0_CORE0_INTR_IN_168 | 168 | TIMER12_INTR_PEND_0 |
R5FSS0_CORE0_INTR_IN_169 | 169 | TIMER13_INTR_PEND_0 |
R5FSS0_CORE0_INTR_IN_170 | 170 | TIMER14_INTR_PEND_0 |
R5FSS0_CORE0_INTR_IN_171 | 171 | TIMER15_INTR_PEND_0 |
R5FSS0_CORE0_INTR_IN_172 | 172 | TIMER16_INTR_PEND_0 |
R5FSS0_CORE0_INTR_IN_173 | 173 | TIMER17_INTR_PEND_0 |
R5FSS0_CORE0_INTR_IN_174 | 174 | TIMER18_INTR_PEND_0 |
R5FSS0_CORE0_INTR_IN_175 | 175 | TIMER19_INTR_PEND_0 |
R5FSS0_CORE0_INTR_IN_176 | 176 | GPIOMUX_INTRTR0_OUTP_16 |
R5FSS0_CORE0_INTR_IN_177 | 177 | GPIOMUX_INTRTR0_OUTP_17 |
R5FSS0_CORE0_INTR_IN_178 | 178 | GPIOMUX_INTRTR0_OUTP_18 |
R5FSS0_CORE0_INTR_IN_179 | 179 | GPIOMUX_INTRTR0_OUTP_19 |
R5FSS0_CORE0_INTR_IN_180 | 180 | GPIOMUX_INTRTR0_OUTP_20 |
R5FSS0_CORE0_INTR_IN_181 | 181 | GPIOMUX_INTRTR0_OUTP_21 |
R5FSS0_CORE0_INTR_IN_182 | 182 | GPIOMUX_INTRTR0_OUTP_22 |
R5FSS0_CORE0_INTR_IN_183 | 183 | GPIOMUX_INTRTR0_OUTP_23 |
R5FSS0_CORE0_INTR_IN_184 | 184 | GPIOMUX_INTRTR0_OUTP_24 |
R5FSS0_CORE0_INTR_IN_185 | 185 | GPIOMUX_INTRTR0_OUTP_25 |
R5FSS0_CORE0_INTR_IN_186 | 186 | GPIOMUX_INTRTR0_OUTP_26 |
R5FSS0_CORE0_INTR_IN_187 | 187 | GPIOMUX_INTRTR0_OUTP_27 |
R5FSS0_CORE0_INTR_IN_188 | 188 | GPIOMUX_INTRTR0_OUTP_28 |
R5FSS0_CORE0_INTR_IN_189 | 189 | GPIOMUX_INTRTR0_OUTP_29 |
R5FSS0_CORE0_INTR_IN_190 | 190 | GPIOMUX_INTRTR0_OUTP_30 |
R5FSS0_CORE0_INTR_IN_191 | 191 | GPIOMUX_INTRTR0_OUTP_31 |
R5FSS0_CORE0_INTR_IN_192 | 192 | MCAN4_MCANSS_MCAN_LVL_INT_0 |
R5FSS0_CORE0_INTR_IN_193 | 193 | MCAN4_MCANSS_MCAN_LVL_INT_1 |
R5FSS0_CORE0_INTR_IN_194 | 194 | MCAN4_MCANSS_EXT_TS_ROLLOVER_LVL_INT_0 |
R5FSS0_CORE0_INTR_IN_195 | 195 | MCAN5_MCANSS_MCAN_LVL_INT_0 |
R5FSS0_CORE0_INTR_IN_196 | 196 | MCAN5_MCANSS_MCAN_LVL_INT_1 |
R5FSS0_CORE0_INTR_IN_197 | 197 | MCAN5_MCANSS_EXT_TS_ROLLOVER_LVL_INT_0 |
R5FSS0_CORE0_INTR_IN_198 | 198 | MCAN6_MCANSS_MCAN_LVL_INT_0 |
R5FSS0_CORE0_INTR_IN_199 | 199 | MCAN6_MCANSS_MCAN_LVL_INT_1 |
R5FSS0_CORE0_INTR_IN_200 | 200 | MCAN6_MCANSS_EXT_TS_ROLLOVER_LVL_INT_0 |
R5FSS0_CORE0_INTR_IN_201 | 201 | MCAN7_MCANSS_MCAN_LVL_INT_0 |
R5FSS0_CORE0_INTR_IN_202 | 202 | MCAN7_MCANSS_MCAN_LVL_INT_1 |
R5FSS0_CORE0_INTR_IN_203 | 203 | MCAN7_MCANSS_EXT_TS_ROLLOVER_LVL_INT_0 |
R5FSS0_CORE0_INTR_IN_204 | 204 | MCAN8_MCANSS_MCAN_LVL_INT_0 |
R5FSS0_CORE0_INTR_IN_205 | 205 | MCAN8_MCANSS_MCAN_LVL_INT_1 |
R5FSS0_CORE0_INTR_IN_206 | 206 | MCAN8_MCANSS_EXT_TS_ROLLOVER_LVL_INT_0 |
R5FSS0_CORE0_INTR_IN_207 | 207 | MCAN9_MCANSS_MCAN_LVL_INT_0 |
R5FSS0_CORE0_INTR_IN_208 | 208 | MCAN9_MCANSS_MCAN_LVL_INT_1 |
R5FSS0_CORE0_INTR_IN_209 | 209 | MCAN9_MCANSS_EXT_TS_ROLLOVER_LVL_INT_0 |
R5FSS0_CORE0_INTR_IN_210 | 210 | MCAN10_MCANSS_MCAN_LVL_INT_0 |
R5FSS0_CORE0_INTR_IN_211 | 211 | MCAN10_MCANSS_MCAN_LVL_INT_1 |
R5FSS0_CORE0_INTR_IN_212 | 212 | MCAN10_MCANSS_EXT_TS_ROLLOVER_LVL_INT_0 |
R5FSS0_CORE0_INTR_IN_213 | 213 | MCAN11_MCANSS_MCAN_LVL_INT_0 |
R5FSS0_CORE0_INTR_IN_214 | 214 | MCAN11_MCANSS_MCAN_LVL_INT_1 |
R5FSS0_CORE0_INTR_IN_215 | 215 | MCAN11_MCANSS_EXT_TS_ROLLOVER_LVL_INT_0 |
R5FSS0_CORE0_INTR_IN_216 | 216 | MCAN12_MCANSS_MCAN_LVL_INT_0 |
R5FSS0_CORE0_INTR_IN_217 | 217 | MCAN12_MCANSS_MCAN_LVL_INT_1 |
R5FSS0_CORE0_INTR_IN_218 | 218 | MCAN12_MCANSS_EXT_TS_ROLLOVER_LVL_INT_0 |
R5FSS0_CORE0_INTR_IN_219 | 219 | MCAN13_MCANSS_MCAN_LVL_INT_0 |
R5FSS0_CORE0_INTR_IN_220 | 220 | MCAN13_MCANSS_MCAN_LVL_INT_1 |
R5FSS0_CORE0_INTR_IN_221 | 221 | MCAN13_MCANSS_EXT_TS_ROLLOVER_LVL_INT_0 |
R5FSS0_CORE0_INTR_IN_224 | 224 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_192 |
R5FSS0_CORE0_INTR_IN_225 | 225 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_193 |
R5FSS0_CORE0_INTR_IN_226 | 226 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_194 |
R5FSS0_CORE0_INTR_IN_227 | 227 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_195 |
R5FSS0_CORE0_INTR_IN_228 | 228 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_196 |
R5FSS0_CORE0_INTR_IN_229 | 229 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_197 |
R5FSS0_CORE0_INTR_IN_230 | 230 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_198 |
R5FSS0_CORE0_INTR_IN_231 | 231 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_199 |
R5FSS0_CORE0_INTR_IN_232 | 232 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_200 |
R5FSS0_CORE0_INTR_IN_233 | 233 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_201 |
R5FSS0_CORE0_INTR_IN_234 | 234 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_202 |
R5FSS0_CORE0_INTR_IN_235 | 235 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_203 |
R5FSS0_CORE0_INTR_IN_236 | 236 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_204 |
R5FSS0_CORE0_INTR_IN_237 | 237 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_205 |
R5FSS0_CORE0_INTR_IN_238 | 238 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_206 |
R5FSS0_CORE0_INTR_IN_239 | 239 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_207 |
R5FSS0_CORE0_INTR_IN_240 | 240 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_208 |
R5FSS0_CORE0_INTR_IN_241 | 241 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_209 |
R5FSS0_CORE0_INTR_IN_242 | 242 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_210 |
R5FSS0_CORE0_INTR_IN_243 | 243 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_211 |
R5FSS0_CORE0_INTR_IN_244 | 244 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_212 |
R5FSS0_CORE0_INTR_IN_245 | 245 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_213 |
R5FSS0_CORE0_INTR_IN_246 | 246 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_214 |
R5FSS0_CORE0_INTR_IN_247 | 247 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_215 |
R5FSS0_CORE0_INTR_IN_248 | 248 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_216 |
R5FSS0_CORE0_INTR_IN_249 | 249 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_217 |
R5FSS0_CORE0_INTR_IN_250 | 250 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_218 |
R5FSS0_CORE0_INTR_IN_251 | 251 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_219 |
R5FSS0_CORE0_INTR_IN_252 | 252 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_220 |
R5FSS0_CORE0_INTR_IN_253 | 253 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_221 |
R5FSS0_CORE0_INTR_IN_254 | 254 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_222 |
R5FSS0_CORE0_INTR_IN_255 | 255 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_223 |
R5FSS0_CORE0_INTR_IN_256 | 256 | I2C2_POINTRPEND_0 |
R5FSS0_CORE0_INTR_IN_257 | 257 | I2C3_POINTRPEND_0 |
R5FSS0_CORE0_INTR_IN_258 | 258 | I2C4_POINTRPEND_0 |
R5FSS0_CORE0_INTR_IN_259 | 259 | I2C5_POINTRPEND_0 |
R5FSS0_CORE0_INTR_IN_260 | 260 | I2C6_POINTRPEND_0 |
R5FSS0_CORE0_INTR_IN_261 | 261 | UART3_USART_IRQ_0 |
R5FSS0_CORE0_INTR_IN_262 | 262 | UART4_USART_IRQ_0 |
R5FSS0_CORE0_INTR_IN_263 | 263 | UART5_USART_IRQ_0 |
R5FSS0_CORE0_INTR_IN_264 | 264 | UART6_USART_IRQ_0 |
R5FSS0_CORE0_INTR_IN_265 | 265 | UART7_USART_IRQ_0 |
R5FSS0_CORE0_INTR_IN_266 | 266 | UART8_USART_IRQ_0 |
R5FSS0_CORE0_INTR_IN_267 | 267 | UART9_USART_IRQ_0 |
R5FSS0_CORE0_INTR_IN_268 | 268 | MCSPI2_INTR_SPI_0 |
R5FSS0_CORE0_INTR_IN_269 | 269 | MCSPI3_INTR_SPI_0 |
R5FSS0_CORE0_INTR_IN_270 | 270 | MCSPI4_INTR_SPI_0 |
R5FSS0_CORE0_INTR_IN_271 | 271 | MCSPI5_INTR_SPI_0 |
R5FSS0_CORE0_INTR_IN_272 | 272 | MCSPI6_INTR_SPI_0 |
R5FSS0_CORE0_INTR_IN_273 | 273 | MCSPI7_INTR_SPI_0 |
R5FSS0_CORE0_INTR_IN_274 | 274 | I3C0_I3C__INT_0 |
R5FSS0_CORE0_INTR_IN_276 | 276 | MCASP2_XMIT_INTR_PEND_0 |
R5FSS0_CORE0_INTR_IN_277 | 277 | MCASP2_REC_INTR_PEND_0 |
R5FSS0_CORE0_INTR_IN_278 | 278 | GPMC0_GPMC_SINTERRUPT_0 |
R5FSS0_CORE0_INTR_IN_279 | 279 | ELM0_ELM_POROCPSINTERRUPT_LVL_0 |
R5FSS0_CORE0_INTR_IN_280 | 280 | USB0_OTGIRQ_0 |
R5FSS0_CORE0_INTR_IN_281 | 281 | USB0_IRQ_0 |
R5FSS0_CORE0_INTR_IN_282 | 282 | USB0_IRQ_1 |
R5FSS0_CORE0_INTR_IN_283 | 283 | USB0_IRQ_2 |
R5FSS0_CORE0_INTR_IN_284 | 284 | USB0_IRQ_3 |
R5FSS0_CORE0_INTR_IN_285 | 285 | USB0_IRQ_4 |
R5FSS0_CORE0_INTR_IN_286 | 286 | USB0_IRQ_5 |
R5FSS0_CORE0_INTR_IN_287 | 287 | USB0_IRQ_6 |
R5FSS0_CORE0_INTR_IN_288 | 288 | USB0_IRQ_7 |
R5FSS0_CORE0_INTR_IN_289 | 289 | TIMER0_INTR_PEND_0 |
R5FSS0_CORE0_INTR_IN_290 | 290 | TIMER1_INTR_PEND_0 |
R5FSS0_CORE0_INTR_IN_291 | 291 | TIMER2_INTR_PEND_0 |
R5FSS0_CORE0_INTR_IN_292 | 292 | TIMER3_INTR_PEND_0 |
R5FSS0_CORE0_INTR_IN_293 | 293 | TIMER4_INTR_PEND_0 |
R5FSS0_CORE0_INTR_IN_294 | 294 | TIMER5_INTR_PEND_0 |
R5FSS0_CORE0_INTR_IN_295 | 295 | TIMER6_INTR_PEND_0 |
R5FSS0_CORE0_INTR_IN_296 | 296 | TIMER7_INTR_PEND_0 |
R5FSS0_CORE0_INTR_IN_297 | 297 | TIMER8_INTR_PEND_0 |
R5FSS0_CORE0_INTR_IN_298 | 298 | TIMER9_INTR_PEND_0 |
R5FSS0_CORE0_INTR_IN_299 | 299 | TIMER10_INTR_PEND_0 |
R5FSS0_CORE0_INTR_IN_300 | 300 | TIMER11_INTR_PEND_0 |
R5FSS0_CORE0_INTR_IN_301 | 301 | PCIE1_PCIE_LEGACY_PULSE_0 |
R5FSS0_CORE0_INTR_IN_302 | 302 | PCIE1_PCIE_DOWNSTREAM_PULSE_0 |
R5FSS0_CORE0_INTR_IN_303 | 303 | PCIE1_PCIE_FLR_PULSE_0 |
R5FSS0_CORE0_INTR_IN_304 | 304 | PCIE1_PCIE_PHY_LEVEL_0 |
R5FSS0_CORE0_INTR_IN_305 | 305 | PCIE1_PCIE_LOCAL_LEVEL_0 |
R5FSS0_CORE0_INTR_IN_306 | 306 | PCIE1_PCIE_ERROR_PULSE_0 |
R5FSS0_CORE0_INTR_IN_307 | 307 | PCIE1_PCIE_LINK_STATE_PULSE_0 |
R5FSS0_CORE0_INTR_IN_308 | 308 | PCIE1_PCIE_PWR_STATE_PULSE_0 |
R5FSS0_CORE0_INTR_IN_309 | 309 | PCIE1_PCIE_PTM_VALID_PULSE_0 |
R5FSS0_CORE0_INTR_IN_310 | 310 | PCIE1_PCIE_HOT_RESET_PULSE_0 |
R5FSS0_CORE0_INTR_IN_311 | 311 | PCIE1_PCIE_CPTS_PEND_0 |
R5FSS0_CORE0_INTR_IN_312 | 312 | PCIE1_PCIE_DPA_PULSE_0 |
R5FSS0_CORE0_INTR_IN_313 | 313 | DDR0_DDRSS_CONTROLLER_0 |
R5FSS0_CORE0_INTR_IN_314 | 314 | DDR0_DDRSS_V2A_OTHER_ERR_LVL_0 |
R5FSS0_CORE0_INTR_IN_315 | 315 | DDR0_DDRSS_HS_PHY_GLOBAL_ERROR_0 |
R5FSS0_CORE0_INTR_IN_316 | 316 | DDR0_DDRSS_PLL_FREQ_CHANGE_REQ_0 |
R5FSS0_CORE0_INTR_IN_317 | 317 | WKUP_DMSC0_RAT_0_EXP_INTR_0 |
R5FSS0_CORE0_INTR_IN_318 | 318 | DCC0_INTR_DONE_LEVEL_0 |
R5FSS0_CORE0_INTR_IN_319 | 319 | DCC1_INTR_DONE_LEVEL_0 |
R5FSS0_CORE0_INTR_IN_320 | 320 | DCC2_INTR_DONE_LEVEL_0 |
R5FSS0_CORE0_INTR_IN_321 | 321 | DCC3_INTR_DONE_LEVEL_0 |
R5FSS0_CORE0_INTR_IN_322 | 322 | DCC4_INTR_DONE_LEVEL_0 |
R5FSS0_CORE0_INTR_IN_323 | 323 | DCC5_INTR_DONE_LEVEL_0 |
R5FSS0_CORE0_INTR_IN_324 | 324 | DCC6_INTR_DONE_LEVEL_0 |
R5FSS0_CORE0_INTR_IN_326 | 326 | CMPEVENT_INTRTR0_OUTP_8 |
R5FSS0_CORE0_INTR_IN_327 | 327 | CMPEVENT_INTRTR0_OUTP_9 |
R5FSS0_CORE0_INTR_IN_328 | 328 | CMPEVENT_INTRTR0_OUTP_10 |
R5FSS0_CORE0_INTR_IN_329 | 329 | CMPEVENT_INTRTR0_OUTP_11 |
R5FSS0_CORE0_INTR_IN_348 | 348 | MMCSD1_EMMCSDSS_INTR_0 |
R5FSS0_CORE0_INTR_IN_354 | 354 | ECAP0_ECAP_INT_0 |
R5FSS0_CORE0_INTR_IN_355 | 355 | ECAP1_ECAP_INT_0 |
R5FSS0_CORE0_INTR_IN_356 | 356 | ECAP2_ECAP_INT_0 |
R5FSS0_CORE0_INTR_IN_357 | 357 | GLUELOGIC_SOCA_INT_GLUE_SOCA_INT_0 |
R5FSS0_CORE0_INTR_IN_358 | 358 | GLUELOGIC_SOCB_INT_GLUE_SOCB_INT_0 |
R5FSS0_CORE0_INTR_IN_361 | 361 | USB0_HOST_SYSTEM_ERROR_0 |
R5FSS0_CORE0_INTR_IN_362 | 362 | GLUELOGIC_MAIN_CBASS_INTR_OR_GLUE_MAIN_CBASS_AGG_ERR_INTR_0 |
R5FSS0_CORE0_INTR_IN_363 | 363 | CBASS_INFRA0_DEFAULT_ERR_INTR_0 |
R5FSS0_CORE0_INTR_IN_364 | 364 | CBASS_INFRA_NON_SAFE0_DEFAULT_ERR_INTR_0 |
R5FSS0_CORE0_INTR_IN_365 | 365 | CTRL_MMR0_ACCESS_ERR_0 |
R5FSS0_CORE0_INTR_IN_366 | 366 | WKUP_VTM0_THERM_LVL_GT_TH1_INTR_0 |
R5FSS0_CORE0_INTR_IN_367 | 367 | WKUP_VTM0_THERM_LVL_GT_TH2_INTR_0 |
R5FSS0_CORE0_INTR_IN_368 | 368 | WKUP_VTM0_THERM_LVL_LT_TH0_INTR_0 |
R5FSS0_CORE0_INTR_IN_370 | 370 | COMPUTE_CLUSTER0_GIC_OUTPUT_WAKER_GIC_PWR0_WAKE_REQUEST_0 |
R5FSS0_CORE0_INTR_IN_371 | 371 | COMPUTE_CLUSTER0_GIC_OUTPUT_WAKER_GIC_PWR0_WAKE_REQUEST_1 |
R5FSS0_CORE0_INTR_IN_374 | 374 | MCU_MCAN0_MCANSS_MCAN_LVL_INT_0 |
R5FSS0_CORE0_INTR_IN_375 | 375 | MCU_MCAN0_MCANSS_MCAN_LVL_INT_1 |
R5FSS0_CORE0_INTR_IN_376 | 376 | MCU_MCAN0_MCANSS_EXT_TS_ROLLOVER_LVL_INT_0 |
R5FSS0_CORE0_INTR_IN_377 | 377 | MCU_MCAN1_MCANSS_MCAN_LVL_INT_0 |
R5FSS0_CORE0_INTR_IN_378 | 378 | MCU_MCAN1_MCANSS_MCAN_LVL_INT_1 |
R5FSS0_CORE0_INTR_IN_379 | 379 | MCU_MCAN1_MCANSS_EXT_TS_ROLLOVER_LVL_INT_0 |
R5FSS0_CORE0_INTR_IN_396 | 396 | GPIOMUX_INTRTR0_OUTP_0 |
R5FSS0_CORE0_INTR_IN_397 | 397 | GPIOMUX_INTRTR0_OUTP_1 |
R5FSS0_CORE0_INTR_IN_398 | 398 | GPIOMUX_INTRTR0_OUTP_2 |
R5FSS0_CORE0_INTR_IN_399 | 399 | GPIOMUX_INTRTR0_OUTP_3 |
R5FSS0_CORE0_INTR_IN_400 | 400 | GPIOMUX_INTRTR0_OUTP_4 |
R5FSS0_CORE0_INTR_IN_401 | 401 | GPIOMUX_INTRTR0_OUTP_5 |
R5FSS0_CORE0_INTR_IN_402 | 402 | GPIOMUX_INTRTR0_OUTP_6 |
R5FSS0_CORE0_INTR_IN_403 | 403 | GPIOMUX_INTRTR0_OUTP_7 |
R5FSS0_CORE0_INTR_IN_404 | 404 | GPIOMUX_INTRTR0_OUTP_8 |
R5FSS0_CORE0_INTR_IN_405 | 405 | GPIOMUX_INTRTR0_OUTP_9 |
R5FSS0_CORE0_INTR_IN_406 | 406 | GPIOMUX_INTRTR0_OUTP_10 |
R5FSS0_CORE0_INTR_IN_407 | 407 | GPIOMUX_INTRTR0_OUTP_11 |
R5FSS0_CORE0_INTR_IN_408 | 408 | GPIOMUX_INTRTR0_OUTP_12 |
R5FSS0_CORE0_INTR_IN_409 | 409 | GPIOMUX_INTRTR0_OUTP_13 |
R5FSS0_CORE0_INTR_IN_410 | 410 | GPIOMUX_INTRTR0_OUTP_14 |
R5FSS0_CORE0_INTR_IN_411 | 411 | GPIOMUX_INTRTR0_OUTP_15 |
R5FSS0_CORE0_INTR_IN_412 | 412 | COMPUTE_CLUSTER0_MSMC_EN_SOC_EVENTS_OUT_LEVEL_0 |
R5FSS0_CORE0_INTR_IN_413 | 413 | COMPUTE_CLUSTER0_MSMC_EN_SOC_EVENTS_OUT_LEVEL_1 |
R5FSS0_CORE0_INTR_IN_414 | 414 | COMPUTE_CLUSTER0_MSMC_EN_SOC_EVENTS_OUT_LEVEL_2 |
R5FSS0_CORE0_INTR_IN_415 | 415 | COMPUTE_CLUSTER0_MSMC_EN_SOC_EVENTS_OUT_LEVEL_3 |
R5FSS0_CORE0_INTR_IN_416 | 416 | COMPUTE_CLUSTER0_MSMC_EN_SOC_EVENTS_OUT_LEVEL_4 |
R5FSS0_CORE0_INTR_IN_417 | 417 | COMPUTE_CLUSTER0_MSMC_EN_SOC_EVENTS_OUT_LEVEL_5 |
R5FSS0_CORE0_INTR_IN_418 | 418 | COMPUTE_CLUSTER0_MSMC_EN_SOC_EVENTS_OUT_LEVEL_6 |
R5FSS0_CORE0_INTR_IN_419 | 419 | COMPUTE_CLUSTER0_MSMC_EN_SOC_EVENTS_OUT_LEVEL_7 |
R5FSS0_CORE0_INTR_IN_420 | 420 | COMPUTE_CLUSTER0_MSMC_EN_SOC_EVENTS_OUT_LEVEL_8 |
R5FSS0_CORE0_INTR_IN_421 | 421 | COMPUTE_CLUSTER0_MSMC_EN_SOC_EVENTS_OUT_LEVEL_9 |
R5FSS0_CORE0_INTR_IN_422 | 422 | COMPUTE_CLUSTER0_MSMC_EN_SOC_EVENTS_OUT_LEVEL_10 |
R5FSS0_CORE0_INTR_IN_423 | 423 | COMPUTE_CLUSTER0_MSMC_EN_SOC_EVENTS_OUT_LEVEL_11 |
R5FSS0_CORE0_INTR_IN_424 | 424 | COMPUTE_CLUSTER0_MSMC_EN_SOC_EVENTS_OUT_LEVEL_12 |
R5FSS0_CORE0_INTR_IN_425 | 425 | COMPUTE_CLUSTER0_MSMC_EN_SOC_EVENTS_OUT_LEVEL_13 |
R5FSS0_CORE0_INTR_IN_426 | 426 | COMPUTE_CLUSTER0_MSMC_EN_SOC_EVENTS_OUT_LEVEL_14 |
R5FSS0_CORE0_INTR_IN_427 | 427 | COMPUTE_CLUSTER0_MSMC_EN_SOC_EVENTS_OUT_LEVEL_15 |
R5FSS0_CORE0_INTR_IN_444 | 444 | MCU_ADC0_GEN_LEVEL_0 |
R5FSS0_CORE0_INTR_IN_445 | 445 | MCU_ADC1_GEN_LEVEL_0 |
R5FSS0_CORE0_INTR_IN_446 | 446 | MCU_CPSW0_STAT_PEND_0 |
R5FSS0_CORE0_INTR_IN_447 | 447 | MCU_CPSW0_MDIO_PEND_0 |
R5FSS0_CORE0_INTR_IN_448 | 448 | MCU_CPSW0_EVNT_PEND_0 |
R5FSS0_CORE0_INTR_IN_449 | 449 | MCU_DCC0_INTR_DONE_LEVEL_0 |
R5FSS0_CORE0_INTR_IN_450 | 450 | MCU_DCC1_INTR_DONE_LEVEL_0 |
R5FSS0_CORE0_INTR_IN_451 | 451 | MCU_DCC2_INTR_DONE_LEVEL_0 |
R5FSS0_CORE0_INTR_IN_452 | 452 | MCU_TIMER0_INTR_PEND_0 |
R5FSS0_CORE0_INTR_IN_453 | 453 | MCU_TIMER1_INTR_PEND_0 |
R5FSS0_CORE0_INTR_IN_454 | 454 | MCU_TIMER2_INTR_PEND_0 |
R5FSS0_CORE0_INTR_IN_455 | 455 | MCU_TIMER3_INTR_PEND_0 |
R5FSS0_CORE0_INTR_IN_456 | 456 | MCU_TIMER4_INTR_PEND_0 |
R5FSS0_CORE0_INTR_IN_457 | 457 | MCU_TIMER5_INTR_PEND_0 |
R5FSS0_CORE0_INTR_IN_458 | 458 | MCU_TIMER6_INTR_PEND_0 |
R5FSS0_CORE0_INTR_IN_459 | 459 | MCU_TIMER7_INTR_PEND_0 |
R5FSS0_CORE0_INTR_IN_460 | 460 | MCU_TIMER8_INTR_PEND_0 |
R5FSS0_CORE0_INTR_IN_461 | 461 | MCU_TIMER9_INTR_PEND_0 |
R5FSS0_CORE0_INTR_IN_462 | 462 | MCU_I2C0_POINTRPEND_0 |
R5FSS0_CORE0_INTR_IN_463 | 463 | MCU_I2C1_POINTRPEND_0 |
R5FSS0_CORE0_INTR_IN_464 | 464 | MCU_MCSPI0_INTR_SPI_0 |
R5FSS0_CORE0_INTR_IN_465 | 465 | MCU_MCSPI1_INTR_SPI_0 |
R5FSS0_CORE0_INTR_IN_466 | 466 | MCU_MCSPI2_INTR_SPI_0 |
R5FSS0_CORE0_INTR_IN_467 | 467 | MCU_UART0_USART_IRQ_0 |
R5FSS0_CORE0_INTR_IN_468 | 468 | MCU_I3C0_I3C__INT_0 |
R5FSS0_CORE0_INTR_IN_469 | 469 | MCU_I3C1_I3C__INT_0 |
R5FSS0_CORE0_INTR_IN_470 | 470 | MCU_FSS0_OSPI_0_OSPI_LVL_INTR_0 |
R5FSS0_CORE0_INTR_IN_471 | 471 | MCU_FSS0_OSPI_1_OSPI_LVL_INTR_0 |
R5FSS0_CORE0_INTR_IN_472 | 472 | MCU_FSS0_HYPERBUS1P0_0_HPB_INTR_0 |
R5FSS0_CORE0_INTR_IN_473 | 473 | MCU_FSS0_FSAS_0_OTFE_INTR_ERR_PEND_0 |
R5FSS0_CORE0_INTR_IN_474 | 474 | MCU_FSS0_FSAS_0_ECC_INTR_ERR_PEND_0 |
R5FSS0_CORE0_INTR_IN_475 | 475 | MCU_SA2_UL0_SA_UL_PKA_0 |
R5FSS0_CORE0_INTR_IN_476 | 476 | MCU_SA2_UL0_SA_UL_TRNG_0 |
R5FSS0_CORE0_INTR_IN_477 | 477 | MCU_ESM0_ESM_INT_LOW_LVL_0 |
R5FSS0_CORE0_INTR_IN_478 | 478 | MCU_ESM0_ESM_INT_HI_LVL_0 |
R5FSS0_CORE0_INTR_IN_479 | 479 | MCU_ESM0_ESM_INT_CFG_LVL_0 |
R5FSS0_CORE0_INTR_IN_480 | 480 | MCU_CTRL_MMR0_ACCESS_ERR_0 |
R5FSS0_CORE0_INTR_IN_481 | 481 | MCU_CBASS0_LPSC_MCU_COMMON_ERR_INTR_0 |
R5FSS0_CORE0_INTR_IN_482 | 482 | GLUELOGIC_DBG_CBASS_INTR_OR_GLUE_DBG_CBASS_AGG_ERR_INTR_0 |
R5FSS0_CORE0_INTR_IN_483 | 483 | GLUELOGIC_FW_CBASS_INTR_OR_GLUE_FW_CBASS_AGG_ERR_INTR_0 |
R5FSS0_CORE0_INTR_IN_485 | 485 | WKUP_CBASS0_LPSC_WKUP_COMMON_ERR_INTR_0 |
R5FSS0_CORE0_INTR_IN_486 | 486 | WKUP_I2C0_POINTRPEND_0 |
R5FSS0_CORE0_INTR_IN_487 | 487 | WKUP_UART0_USART_IRQ_0 |
R5FSS0_CORE0_INTR_IN_488 | 488 | WKUP_GPIOMUX_INTRTR0_OUTP_16 |
R5FSS0_CORE0_INTR_IN_489 | 489 | WKUP_GPIOMUX_INTRTR0_OUTP_17 |
R5FSS0_CORE0_INTR_IN_490 | 490 | WKUP_GPIOMUX_INTRTR0_OUTP_18 |
R5FSS0_CORE0_INTR_IN_491 | 491 | WKUP_GPIOMUX_INTRTR0_OUTP_19 |
R5FSS0_CORE0_INTR_IN_492 | 492 | WKUP_GPIOMUX_INTRTR0_OUTP_20 |
R5FSS0_CORE0_INTR_IN_493 | 493 | WKUP_GPIOMUX_INTRTR0_OUTP_21 |
R5FSS0_CORE0_INTR_IN_494 | 494 | WKUP_GPIOMUX_INTRTR0_OUTP_22 |
R5FSS0_CORE0_INTR_IN_495 | 495 | WKUP_GPIOMUX_INTRTR0_OUTP_23 |
R5FSS0_CORE0_INTR_IN_496 | 496 | WKUP_GPIOMUX_INTRTR0_OUTP_24 |
R5FSS0_CORE0_INTR_IN_497 | 497 | WKUP_GPIOMUX_INTRTR0_OUTP_25 |
R5FSS0_CORE0_INTR_IN_498 | 498 | WKUP_GPIOMUX_INTRTR0_OUTP_26 |
R5FSS0_CORE0_INTR_IN_499 | 499 | WKUP_GPIOMUX_INTRTR0_OUTP_27 |
R5FSS0_CORE0_INTR_IN_500 | 500 | WKUP_GPIOMUX_INTRTR0_OUTP_28 |
R5FSS0_CORE0_INTR_IN_501 | 501 | WKUP_GPIOMUX_INTRTR0_OUTP_29 |
R5FSS0_CORE0_INTR_IN_502 | 502 | WKUP_GPIOMUX_INTRTR0_OUTP_30 |
R5FSS0_CORE0_INTR_IN_503 | 503 | WKUP_GPIOMUX_INTRTR0_OUTP_31 |
R5FSS0_CORE0_INTR_IN_504 | 504 | WKUP_ESM0_ESM_INT_LOW_LVL_0 |
R5FSS0_CORE0_INTR_IN_505 | 505 | WKUP_ESM0_ESM_INT_HI_LVL_0 |
R5FSS0_CORE0_INTR_IN_506 | 506 | WKUP_ESM0_ESM_INT_CFG_LVL_0 |