SPRUIU1C July 2020 – February 2024 DRA821U , DRA821U-Q1
There is one ESM module integrated in the device MAIN domain - ESM0. Figure 12-2945 shows the integration of ESM0.
Table 12-5640 through Table 12-5642 summarize the integration of ESM in the device MAIN domain.
Module Instance | Attributes | |||
Power Sleep Controller | Power Domain | Module Domain | Interconnect | |
ESM0 | PSC0 | PD0 | LPSC0 | CBASS0 |
Clocks | ||||
Module Instance | Module Clock Input | Source Clock Signal | Source | Description |
ESM0 | ESM0_FICLK | MAIN_SYSCLK0/4 | PLLCTRL0 | ESM0 Interface and Functional clock |
Resets | ||||
Module Instance | Module Reset Input | Source Reset Signal | Source | Description |
ESM0 | ESM0_RST | MOD_G_RST | LPSC0 | ESM0 Asynchronous module reset |
ESM0_POR_RST | MOD_POR_RST | LPSC0 | ESM0 Power-on module reset |
Interrupt Requests | |||||
Module Instance | Module Interrupt Signal | Destination Interrupt Input | Destination | Description | Type |
ESM0 | ESM0_ESM_INT_LOW_LVL_0 | GIC500_SPI_IN_34 | COMPUTE_CLUSTER0 | ESM0 low priority interrupt | Level |
ESM0_ESM_INT_HI_LVL_0 | GIC500_SPI_IN_33 | COMPUTE_CLUSTER0 | ESM0 high priority interrupt | Level | |
ESM0_ESM_INT_CFG_LVL_0 | GIC500_SPI_IN_32 | COMPUTE_CLUSTER0 | ESM0 configuration error interrupt | Level | |
ESM0_ESM_INT_LOW_LVL_0 | MCU_R5FSS0_CORE0_INTR_IN_140 | MCU_R5FSS0_CORE0 | ESM0 low priority interrupt | Level | |
ESM0_ESM_INT_HI_LVL_0 | MCU_R5FSS0_CORE0_INTR_IN_141 | MCU_R5FSS0_CORE0 | ESM0 high priority interrupt | Level | |
ESM0_ESM_INT_CFG_LVL_0 | MCU_R5FSS0_CORE0_INTR_IN_142 | MCU_R5FSS0_CORE0 | ESM0 configuration error interrupt | Level | |
ESM0_ESM_INT_LOW_LVL_0 | MCU_R5FSS0_CORE1_INTR_IN_140 | MCU_R5FSS0_CORE1 | ESM0 low priority interrupt | Level | |
ESM0_ESM_INT_HI_LVL_0 | MCU_R5FSS0_CORE1_INTR_IN_141 | MCU_R5FSS0_CORE1 | ESM0 high priority interrupt | Level | |
ESM0_ESM_INT_CFG_LVL_0 | MCU_R5FSS0_CORE1_INTR_IN_142 | MCU_R5FSS0_CORE1 | ESM0 configuration error interrupt | Level | |
ESM0_ESM_INT_LOW_LVL_0 | R5FSS0_CORE0_INTR_IN_10 | R5FSS0_CORE0 | ESM0 low priority interrupt | Level | |
ESM0_ESM_INT_HI_LVL_0 | R5FSS0_CORE0_INTR_IN_11 | R5FSS0_CORE0 | ESM0 high priority interrupt | Level | |
ESM0_ESM_INT_CFG_LVL_0 | R5FSS0_CORE0_INTR_IN_12 | R5FSS0_CORE0 | ESM0 configuration error interrupt | Level | |
ESM0_ESM_INT_LOW_LVL_0 | R5FSS0_CORE1_INTR_IN_10 | R5FSS0_CORE1 | ESM0 low priority interrupt | Level | |
ESM0_ESM_INT_HI_LVL_0 | R5FSS0_CORE1_INTR_IN_11 | R5FSS0_CORE1 | ESM0 high priority interrupt | Level | |
ESM0_ESM_INT_CFG_LVL_0 | R5FSS0_CORE1_INTR_IN_12 | R5FSS0_CORE1 | ESM0 configuration error interrupt | Level |
Table 12-5648 lists only the ESM0 interrupt outputs. For the mapping of system interrupt error events to ESM0 interrupt inputs, see Interrupt Sources.