SPRUIU1C July 2020 – February 2024 DRA821U , DRA821U-Q1
There are eighteen MCAN modules integrated in the device MAIN domain - MCAN[0-17].
Figure 12-2731 shows the integration of MCAN[0-17].
Table 12-5199 through Table 12-5201 summarize the integration of MCAN[0-17] in the device MAIN domain.
Module Instance | Attributes | |||
Power Sleep Controller | Power Domain | Module Domain | Interconnect | |
MCAN0 | PSC0 | PD1 | LPSC34 | CBASS0 |
MCAN1 | PSC0 | PD1 | LPSC35 | CBASS0 |
MCAN2 | PSC0 | PD1 | LPSC36 | CBASS0 |
MCAN3 | PSC0 | PD1 | LPSC37 | CBASS0 |
MCAN4 | PSC0 | PD1 | LPSC38 | CBASS0 |
MCAN5 | PSC0 | PD1 | LPSC39 | CBASS0 |
MCAN6 | PSC0 | PD1 | LPSC40 | CBASS0 |
MCAN7 | PSC0 | PD1 | LPSC41 | CBASS0 |
MCAN8 | PSC0 | PD1 | LPSC42 | CBASS0 |
MCAN9 | PSC0 | PD1 | LPSC43 | CBASS0 |
MCAN10 | PSC0 | PD1 | LPSC44 | CBASS0 |
MCAN11 | PSC0 | PD1 | LPSC45 | CBASS0 |
MCAN12 | PSC0 | PD1 | LPSC46 | CBASS0 |
MCAN13 | PSC0 | PD1 | LPSC47 | CBASS0 |
MCAN14 | PSC0 | PD2 | LPSC48 | CBASS0 |
MCAN15 | PSC0 | PD2 | LPSC49 | CBASS0 |
MCAN16 | PSC0 | PD2 | LPSC50 | CBASS0 |
MCAN17 | PSC0 | PD2 | LPSC51 | CBASS0 |
Clocks | ||||
Module Instance | Module Clock Input | Source Clock Signal | Source | Description |
MCAN0 | MCAN0_ICLK | MCU_SYSCLK0/4 | WKUP_PLLCTRL0 | Interface Clock |
MCAN0_FCLK | MAIN_PLL0_HSDIV4_CLKOUT (default) | PLL0_HSDIV4 | Functional Clock (for more information about clock multiplexing, see CTRLMMR_MCAN0_CLKSEL[1-0] CLK_SEL bit field in Control Module (CTRL_MMR). Default: CTRLMMR_MCAN0_CLKSEL[1-0] CLK_SEL = 0h, MAIN_PLL0_HSDIV4_CLKOUT is selected) | |
MCU_EXT_REFCLK0 | I/O pin | |||
HFOSC1_CLKOUT | HFOSC1 | |||
HFOSC0_CLKOUT | WKUP_HFOSC0 | |||
MCAN1 | MCAN1_ICLK | MCU_SYSCLK0/4 | WKUP_PLLCTRL0 | Interface Clock |
MCAN1_FCLK | MAIN_PLL0_HSDIV4_CLKOUT (default) | PLL0_HSDIV4 | Functional Clock (for more information about clock multiplexing, see CTRLMMR_MCAN1_CLKSEL[1-0] CLK_SEL bit field in Control Module (CTRL_MMR). Default: CTRLMMR_MCAN1_CLKSEL[1-0] CLK_SEL = 0h, MAIN_PLL0_HSDIV4_CLKOUT is selected) | |
MCU_EXT_REFCLK0 | I/O pin | |||
HFOSC1_CLKOUT | HFOSC1 | |||
HFOSC0_CLKOUT | WKUP_HFOSC0 | |||
MCAN2 | MCAN2_ICLK | MCU_SYSCLK0/4 | WKUP_PLLCTRL0 | Interface Clock |
MCAN2_FCLK | MAIN_PLL0_HSDIV4_CLKOUT (default) | PLL0_HSDIV4 | Functional Clock (for more information about clock multiplexing, see CTRLMMR_MCAN2_CLKSEL[1-0] CLK_SEL bit field in Control Module (CTRL_MMR). Default: CTRLMMR_MCAN2_CLKSEL[1-0] CLK_SEL = 0h, MAIN_PLL0_HSDIV4_CLKOUT is selected) | |
MCU_EXT_REFCLK0 | I/O pin | |||
HFOSC1_CLKOUT | HFOSC1 | |||
HFOSC0_CLKOUT | WKUP_HFOSC0 | |||
MCAN3 | MCAN3_ICLK | MCU_SYSCLK0/4 | WKUP_PLLCTRL0 | Interface Clock |
MCAN3_FCLK | MAIN_PLL0_HSDIV4_CLKOUT (default) | PLL0_HSDIV4 | Functional Clock (for more information about clock multiplexing, see CTRLMMR_MCAN3_CLKSEL[1-0] CLK_SEL bit field in Control Module (CTRL_MMR). Default: CTRLMMR_MCAN3_CLKSEL[1-0] CLK_SEL = 0h, MAIN_PLL0_HSDIV4_CLKOUT is selected) | |
MCU_EXT_REFCLK0 | I/O pin | |||
HFOSC1_CLKOUT | HFOSC1 | |||
HFOSC0_CLKOUT | WKUP_HFOSC0 | |||
MCAN4 | MCAN4_ICLK | MCU_SYSCLK0/4 | WKUP_PLLCTRL0 | Interface Clock |
MCAN4_FCLK | MAIN_PLL0_HSDIV4_CLKOUT (default) | PLL0_HSDIV4 | Functional Clock (for more information about clock multiplexing, see CTRLMMR_MCAN4_CLKSEL[1-0] CLK_SEL bit field in Control Module (CTRL_MMR). Default: CTRLMMR_MCAN4_CLKSEL[1-0] CLK_SEL = 0h, MAIN_PLL0_HSDIV4_CLKOUT is selected) | |
MCU_EXT_REFCLK0 | I/O pin | |||
HFOSC1_CLKOUT | HFOSC1 | |||
HFOSC0_CLKOUT | WKUP_HFOSC0 | |||
MCAN5 | MCAN5_ICLK | MCU_SYSCLK0/4 | WKUP_PLLCTRL0 | Interface Clock |
MCAN5_FCLK | MAIN_PLL0_HSDIV4_CLKOUT (default) | PLL0_HSDIV4 | Functional Clock (for more information about clock multiplexing, see CTRLMMR_MCAN5_CLKSEL[1-0] CLK_SEL bit field in Control Module (CTRL_MMR). Default: CTRLMMR_MCAN5_CLKSEL[1-0] CLK_SEL = 0h, MAIN_PLL0_HSDIV4_CLKOUT is selected) | |
MCU_EXT_REFCLK0 | I/O pin | |||
HFOSC1_CLKOUT | HFOSC1 | |||
HFOSC0_CLKOUT | WKUP_HFOSC0 | |||
MCAN6 | MCAN6_ICLK | MCU_SYSCLK0/4 | WKUP_PLLCTRL0 | Interface Clock |
MCAN6_FCLK | MAIN_PLL0_HSDIV4_CLKOUT (default) | PLL0_HSDIV4 | Functional Clock (for more information about clock multiplexing, see CTRLMMR_MCAN6_CLKSEL[1-0] CLK_SEL bit field in Control Module (CTRL_MMR). Default: CTRLMMR_MCAN6_CLKSEL[1-0] CLK_SEL = 0h, MAIN_PLL0_HSDIV4_CLKOUT is selected) | |
MCU_EXT_REFCLK0 | I/O pin | |||
HFOSC1_CLKOUT | HFOSC1 | |||
HFOSC0_CLKOUT | WKUP_HFOSC0 | |||
MCAN7 | MCAN7_ICLK | MCU_SYSCLK0/4 | WKUP_PLLCTRL0 | Interface Clock |
MCAN7_FCLK | MAIN_PLL0_HSDIV4_CLKOUT (default) | PLL0_HSDIV4 | Functional Clock (for more information about clock multiplexing, see CTRLMMR_MCAN7_CLKSEL[1-0] CLK_SEL bit field in Control Module (CTRL_MMR). Default: CTRLMMR_MCAN7_CLKSEL[1-0] CLK_SEL = 0h, MAIN_PLL0_HSDIV4_CLKOUT is selected) | |
MCU_EXT_REFCLK0 | I/O pin | |||
HFOSC1_CLKOUT | HFOSC1 | |||
HFOSC0_CLKOUT | WKUP_HFOSC0 | |||
MCAN8 | MCAN8_ICLK | MCU_SYSCLK0/4 | WKUP_PLLCTRL0 | Interface Clock |
MCAN8_FCLK | MAIN_PLL0_HSDIV4_CLKOUT (default) | PLL0_HSDIV4 | Functional Clock (for more information about clock multiplexing, see CTRLMMR_MCAN8_CLKSEL[1-0] CLK_SEL bit field in Control Module (CTRL_MMR). Default: CTRLMMR_MCAN8_CLKSEL[1-0] CLK_SEL = 0h, MAIN_PLL0_HSDIV4_CLKOUT is selected) | |
MCU_EXT_REFCLK0 | I/O pin | |||
HFOSC1_CLKOUT | HFOSC1 | |||
HFOSC0_CLKOUT | WKUP_HFOSC0 | |||
MCAN9 | MCAN9_ICLK | MCU_SYSCLK0/4 | WKUP_PLLCTRL0 | Interface Clock |
MCAN9_FCLK | MAIN_PLL0_HSDIV4_CLKOUT (default) | PLL0_HSDIV4 | Functional Clock (for more information about clock multiplexing, see CTRLMMR_MCAN9_CLKSEL[1-0] CLK_SEL bit field in Control Module (CTRL_MMR). Default: CTRLMMR_MCAN9_CLKSEL[1-0] CLK_SEL = 0h, MAIN_PLL0_HSDIV4_CLKOUT is selected) | |
MCU_EXT_REFCLK0 | I/O pin | |||
HFOSC1_CLKOUT | HFOSC1 | |||
HFOSC0_CLKOUT | WKUP_HFOSC0 | |||
MCAN10 | MCAN10_ICLK | MCU_SYSCLK0/4 | WKUP_PLLCTRL0 | Interface Clock |
MCAN10_FCLK | MAIN_PLL0_HSDIV4_CLKOUT (default) | PLL0_HSDIV4 | Functional Clock (for more information about clock multiplexing, see CTRLMMR_MCAN10_CLKSEL[1-0] CLK_SEL bit field in Control Module (CTRL_MMR). Default: CTRLMMR_MCAN10_CLKSEL[1-0] CLK_SEL = 0h, MAIN_PLL0_HSDIV4_CLKOUT is selected) | |
MCU_EXT_REFCLK0 | I/O pin | |||
HFOSC1_CLKOUT | HFOSC1 | |||
HFOSC0_CLKOUT | WKUP_HFOSC0 | |||
MCAN11 | MCAN11_ICLK | MCU_SYSCLK0/4 | WKUP_PLLCTRL0 | Interface Clock |
MCAN11_FCLK | MAIN_PLL0_HSDIV4_CLKOUT (default) | PLL0_HSDIV4 | Functional Clock (for more information about clock multiplexing, see CTRLMMR_MCAN11_CLKSEL[1-0] CLK_SEL bit field in Control Module (CTRL_MMR). Default: CTRLMMR_MCAN11_CLKSEL[1-0] CLK_SEL = 0h, MAIN_PLL0_HSDIV4_CLKOUT is selected) | |
MCU_EXT_REFCLK0 | I/O pin | |||
HFOSC1_CLKOUT | HFOSC1 | |||
HFOSC0_CLKOUT | WKUP_HFOSC0 | |||
MCAN12 | MCAN12_ICLK | MCU_SYSCLK0/4 | WKUP_PLLCTRL0 | Interface Clock |
MCAN12_FCLK | MAIN_PLL0_HSDIV4_CLKOUT (default) | PLL0_HSDIV4 | Functional Clock (for more information about clock multiplexing, see CTRLMMR_MCAN12_CLKSEL[1-0] CLK_SEL bit field in Control Module (CTRL_MMR). Default: CTRLMMR_MCAN12_CLKSEL[1-0] CLK_SEL = 0h, MAIN_PLL0_HSDIV4_CLKOUT is selected) | |
MCU_EXT_REFCLK0 | I/O pin | |||
HFOSC1_CLKOUT | HFOSC1 | |||
HFOSC0_CLKOUT | WKUP_HFOSC0 | |||
MCAN13 | MCAN13_ICLK | MCU_SYSCLK0/4 | WKUP_PLLCTRL0 | Interface Clock |
MCAN13_FCLK | MAIN_PLL0_HSDIV4_CLKOUT (default) | PLL0_HSDIV4 | Functional Clock (for more information about clock multiplexing, see CTRLMMR_MCAN13_CLKSEL[1-0] CLK_SEL bit field in Control Module (CTRL_MMR). Default: CTRLMMR_MCAN13_CLKSEL[1-0] CLK_SEL = 0h, MAIN_PLL0_HSDIV4_CLKOUT is selected) | |
MCU_EXT_REFCLK0 | I/O pin | |||
HFOSC1_CLKOUT | HFOSC1 | |||
HFOSC0_CLKOUT | WKUP_HFOSC0 | |||
MCAN14 | MCAN14_ICLK | MCU_SYSCLK0/4 | WKUP_PLLCTRL0 | Interface Clock |
MCAN14_FCLK | MAIN_PLL0_HSDIV4_CLKOUT (default) | PLL0_HSDIV4 | Functional Clock (for more information about clock multiplexing, see CTRLMMR_MCAN14_CLKSEL[1-0] CLK_SEL bit field in Control Module (CTRL_MMR). Default: CTRLMMR_MCAN14_CLKSEL[1-0] CLK_SEL = 0h, MAIN_PLL0_HSDIV4_CLKOUT is selected) | |
MCU_EXT_REFCLK0 | I/O pin | |||
HFOSC1_CLKOUT | HFOSC1 | |||
HFOSC0_CLKOUT | WKUP_HFOSC0 | |||
MCAN15 | MCAN15_ICLK | MCU_SYSCLK0/4 | WKUP_PLLCTRL0 | Interface Clock |
MCAN15_FCLK | MAIN_PLL0_HSDIV4_CLKOUT (default) | PLL0_HSDIV4 | Functional Clock (for more information about clock multiplexing, see CTRLMMR_MCAN15_CLKSEL[1-0] CLK_SEL bit field in Control Module (CTRL_MMR). Default: CTRLMMR_MCAN15_CLKSEL[1-0] CLK_SEL = 0h, MAIN_PLL0_HSDIV4_CLKOUT is selected) | |
MCU_EXT_REFCLK0 | I/O pin | |||
HFOSC1_CLKOUT | HFOSC1 | |||
HFOSC0_CLKOUT | WKUP_HFOSC0 | |||
MCAN16 | MCAN16_ICLK | MCU_SYSCLK0/4 | WKUP_PLLCTRL0 | Interface Clock |
MCAN16_FCLK | MAIN_PLL0_HSDIV4_CLKOUT (default) | PLL0_HSDIV4 | Functional Clock (for more information about clock multiplexing, see CTRLMMR_MCAN16_CLKSEL[1-0] CLK_SEL bit field in Control Module (CTRL_MMR). Default: CTRLMMR_MCAN16_CLKSEL[1-0] CLK_SEL = 0h, MAIN_PLL0_HSDIV4_CLKOUT is selected) | |
MCU_EXT_REFCLK0 | I/O pin | |||
HFOSC1_CLKOUT | HFOSC1 | |||
HFOSC0_CLKOUT | WKUP_HFOSC0 | |||
MCAN17 | MCAN17_ICLK | MCU_SYSCLK0/4 | WKUP_PLLCTRL0 | Interface Clock |
MCAN17_FCLK | MAIN_PLL0_HSDIV4_CLKOUT (default) | PLL0_HSDIV4 | Functional Clock (for more information about clock multiplexing, see CTRLMMR_MCAN17_CLKSEL[1-0] CLK_SEL bit field in Control Module (CTRL_MMR). Default: CTRLMMR_MCAN17_CLKSEL[1-0] CLK_SEL = 0h, MAIN_PLL0_HSDIV4_CLKOUT is selected) | |
MCU_EXT_REFCLK0 | I/O pin | |||
HFOSC1_CLKOUT | HFOSC1 | |||
HFOSC0_CLKOUT | WKUP_HFOSC0 | |||
Resets | ||||
Module Instance | Module Reset Input | Source Reset Signal | Source | Description |
MCAN0 | MCAN0_RST | MOD_G_RST | LPSC34 | Asynchronous Module Reset |
MCAN1 | MCAN1_RST | MOD_G_RST | LPSC35 | Asynchronous Module Reset |
MCAN2 | MCAN2_RST | MOD_G_RST | LPSC36 | Asynchronous Module Reset |
MCAN3 | MCAN3_RST | MOD_G_RST | LPSC37 | Asynchronous Module Reset |
MCAN4 | MCAN4_RST | MOD_G_RST | LPSC38 | Asynchronous Module Reset |
MCAN5 | MCAN5_RST | MOD_G_RST | LPSC39 | Asynchronous Module Reset |
MCAN6 | MCAN6_RST | MOD_G_RST | LPSC40 | Asynchronous Module Reset |
MCAN7 | MCAN7_RST | MOD_G_RST | LPSC41 | Asynchronous Module Reset |
MCAN8 | MCAN8_RST | MOD_G_RST | LPSC42 | Asynchronous Module Reset |
MCAN9 | MCAN9_RST | MOD_G_RST | LPSC43 | Asynchronous Module Reset |
MCAN10 | MCAN10_RST | MOD_G_RST | LPSC44 | Asynchronous Module Reset |
MCAN11 | MCAN11_RST | MOD_G_RST | LPSC45 | Asynchronous Module Reset |
MCAN12 | MCAN12_RST | MOD_G_RST | LPSC46 | Asynchronous Module Reset |
MCAN13 | MCAN13_RST | MOD_G_RST | LPSC47 | Asynchronous Module Reset |
MCAN14 | MCAN14_RST | MOD_G_RST | LPSC48 | Asynchronous Module Reset |
MCAN15 | MCAN15_RST | MOD_G_RST | LPSC49 | Asynchronous Module Reset |
MCAN16 | MCAN16_RST | MOD_G_RST | LPSC50 | Asynchronous Module Reset |
MCAN17 | MCAN17_RST | MOD_G_RST | LPSC51 | Asynchronous Module Reset |
Interrupt Requests | |||||
Module Instance | Module Interrupt Signal | Destination Interrupt Input | Destination | Description | Type |
MCAN0 | MCAN0_MCANSS_MCAN_LVL_INT_0 | GIC500_SPI_IN_156 | COMPUTE_CLUSTER0 | MCAN0 Line 0 Interrupt Request | Level |
R5FSS0_CORE0_INTR_IN_121 | R5FSS0_CORE0 | ||||
R5FSS0_CORE1_INTR_IN_121 | R5FSS0_CORE1 | ||||
MAIN2MCU_LVL_INTRTR0_IN_16 | MAIN2MCU_LVL_INTRTR0 | ||||
MCAN0_MCANSS_MCAN_LVL_INT_1 | GIC500_SPI_IN_157 | COMPUTE_CLUSTER0 | MCAN0 Line 1 Interrupt Request | Level | |
R5FSS0_CORE0_INTR_IN_122 | R5FSS0_CORE0 | ||||
R5FSS0_CORE1_INTR_IN_122 | R5FSS0_CORE1 | ||||
MAIN2MCU_LVL_INTRTR0_IN_17 | MAIN2MCU_LVL_INTRTR0 | ||||
MCAN0_MCANSS_EXT_TS_ROLLOVER_LVL_INT_0 | GIC500_SPI_IN_158 | COMPUTE_CLUSTER0 | MCAN0 External TimeStamp Counter Rollover Interrupt | Level | |
R5FSS0_CORE0_INTR_IN_120 | R5FSS0_CORE0 | ||||
R5FSS0_CORE1_INTR_IN_120 | R5FSS0_CORE1 | ||||
MAIN2MCU_LVL_INTRTR0_IN_18 | MAIN2MCU_LVL_INTRTR0 | ||||
MCAN0_MCANSS_ECC_CORR_LVL_INT_0 | ESM0_LVL_IN_312 | ESM0 | MCAN0 ECC Correctable Error Interrupt Request | Level | |
MCAN0_MCANSS_ECC_UNCORR_LVL_INT_0 | ESM0_LVL_IN_313 | ESM0 | MCAN0 ECC Uncorrectable Error Interrupt Request | Level | |
MCAN1 | MCAN1_MCANSS_MCAN_LVL_INT_0 | GIC500_SPI_IN_159 | COMPUTE_CLUSTER0 | MCAN1 Line 0 Interrupt Request | Level |
R5FSS0_CORE0_INTR_IN_124 | R5FSS0_CORE0 | ||||
R5FSS0_CORE1_INTR_IN_124 | R5FSS0_CORE1 | ||||
MAIN2MCU_LVL_INTRTR0_IN_19 | MAIN2MCU_LVL_INTRTR0 | ||||
MCAN1_MCANSS_MCAN_LVL_INT_1 | GIC500_SPI_IN_160 | COMPUTE_CLUSTER0 | MCAN1 Line 1 Interrupt Request | Level | |
R5FSS0_CORE0_INTR_IN_125 | R5FSS0_CORE0 | ||||
R5FSS0_CORE1_INTR_IN_125 | R5FSS0_CORE1 | ||||
MAIN2MCU_LVL_INTRTR0_IN_20 | MAIN2MCU_LVL_INTRTR0 | ||||
MCAN1_MCANSS_EXT_TS_ROLLOVER_LVL_INT_0 | GIC500_SPI_IN_161 | COMPUTE_CLUSTER0 | MCAN1 External TimeStamp Counter Rollover Interrupt | Level | |
R5FSS0_CORE0_INTR_IN_123 | R5FSS0_CORE0 | ||||
R5FSS0_CORE1_INTR_IN_123 | R5FSS0_CORE1 | ||||
MAIN2MCU_LVL_INTRTR0_IN_21 | MAIN2MCU_LVL_INTRTR0 | ||||
MCAN1_MCANSS_ECC_CORR_LVL_INT_0 | ESM0_LVL_IN_314 | ESM0 | MCAN1 ECC Correctable Error Interrupt Request | Level | |
MCAN1_MCANSS_ECC_UNCORR_LVL_INT_0 | ESM0_LVL_IN_315 | ESM0 | MCAN1 ECC Uncorrectable Error Interrupt Request | Level | |
MCAN2 | MCAN2_MCANSS_MCAN_LVL_INT_0 | GIC500_SPI_IN_162 | COMPUTE_CLUSTER0 | MCAN2 Line 0 Interrupt Request | Level |
R5FSS0_CORE0_INTR_IN_127 | R5FSS0_CORE0 | ||||
R5FSS0_CORE1_INTR_IN_127 | R5FSS0_CORE1 | ||||
MAIN2MCU_LVL_INTRTR0_IN_22 | MAIN2MCU_LVL_INTRTR0 | ||||
MCAN2_MCANSS_MCAN_LVL_INT_1 | GIC500_SPI_IN_163 | COMPUTE_CLUSTER0 | MCAN2 Line 1 Interrupt Request | Level | |
R5FSS0_CORE0_INTR_IN_128 | R5FSS0_CORE0 | ||||
R5FSS0_CORE1_INTR_IN_128 | R5FSS0_CORE1 | ||||
MAIN2MCU_LVL_INTRTR0_IN_23 | MAIN2MCU_LVL_INTRTR0 | ||||
MCAN2_MCANSS_EXT_TS_ROLLOVER_LVL_INT_0 | GIC500_SPI_IN_164 | COMPUTE_CLUSTER0 | MCAN2 External TimeStamp Counter Rollover Interrupt | Level | |
R5FSS0_CORE0_INTR_IN_126 | R5FSS0_CORE0 | ||||
R5FSS0_CORE1_INTR_IN_126 | R5FSS0_CORE1 | ||||
MAIN2MCU_LVL_INTRTR0_IN_24 | MAIN2MCU_LVL_INTRTR0 | ||||
MCAN2_MCANSS_ECC_CORR_LVL_INT_0 | ESM0_LVL_IN_316 | ESM0 | MCAN2 ECC Correctable Error Interrupt Request | Level | |
MCAN2_MCANSS_ECC_UNCORR_LVL_INT_0 | ESM0_LVL_IN_317 | ESM0 | MCAN2 ECC Uncorrectable Error Interrupt Request | Level | |
MCAN3 | MCAN3_MCANSS_MCAN_LVL_INT_0 | GIC500_SPI_IN_165 | COMPUTE_CLUSTER0 | MCAN3 Line 0 Interrupt Request | Level |
R5FSS0_CORE0_INTR_IN_130 | R5FSS0_CORE0 | ||||
R5FSS0_CORE1_INTR_IN_130 | R5FSS0_CORE1 | ||||
MAIN2MCU_LVL_INTRTR0_IN_25 | MAIN2MCU_LVL_INTRTR0 | ||||
MCAN3_MCANSS_MCAN_LVL_INT_1 | GIC500_SPI_IN_166 | COMPUTE_CLUSTER0 | MCAN3 Line 1 Interrupt Request | Level | |
R5FSS0_CORE0_INTR_IN_131 | R5FSS0_CORE0 | ||||
R5FSS0_CORE1_INTR_IN_131 | R5FSS0_CORE1 | ||||
MAIN2MCU_LVL_INTRTR0_IN_26 | MAIN2MCU_LVL_INTRTR0 | ||||
MCAN3_MCANSS_EXT_TS_ROLLOVER_LVL_INT_0 | GIC500_SPI_IN_167 | COMPUTE_CLUSTER0 | MCAN3 External TimeStamp Counter Rollover Interrupt | Level | |
R5FSS0_CORE0_INTR_IN_129 | R5FSS0_CORE0 | ||||
R5FSS0_CORE1_INTR_IN_129 | R5FSS0_CORE1 | ||||
MAIN2MCU_LVL_INTRTR0_IN_27 | MAIN2MCU_LVL_INTRTR0 | ||||
MCAN3_MCANSS_ECC_CORR_LVL_INT_0 | ESM0_LVL_IN_318 | ESM0 | MCAN3 ECC Correctable Error Interrupt Request | Level | |
MCAN3_MCANSS_ECC_UNCORR_LVL_INT_0 | ESM0_LVL_IN_319 | ESM0 | MCAN3 ECC Uncorrectable Error Interrupt Request | Level | |
MCAN4 | MCAN4_MCANSS_MCAN_LVL_INT_0 | GIC500_SPI_IN_168 | COMPUTE_CLUSTER0 | MCAN4 Line 0 Interrupt Request | Level |
R5FSS0_CORE0_INTR_IN_192 | R5FSS0_CORE0 | ||||
R5FSS0_CORE1_INTR_IN_192 | R5FSS0_CORE1 | ||||
MAIN2MCU_LVL_INTRTR0_IN_278 | MAIN2MCU_LVL_INTRTR0 | ||||
MCAN4_MCANSS_MCAN_LVL_INT_1 | GIC500_SPI_IN_169 | COMPUTE_CLUSTER0 | MCAN4 Line 1 Interrupt Request | Level | |
R5FSS0_CORE0_INTR_IN_193 | R5FSS0_CORE0 | ||||
R5FSS0_CORE1_INTR_IN_193 | R5FSS0_CORE1 | ||||
MAIN2MCU_LVL_INTRTR0_IN_279 | MAIN2MCU_LVL_INTRTR0 | ||||
MCAN4_MCANSS_EXT_TS_ROLLOVER_LVL_INT_0 | GIC500_SPI_IN_170 | COMPUTE_CLUSTER0 | MCAN4 External TimeStamp Counter Rollover Interrupt | Level | |
R5FSS0_CORE0_INTR_IN_194 | R5FSS0_CORE0 | ||||
R5FSS0_CORE1_INTR_IN_194 | R5FSS0_CORE1 | ||||
MAIN2MCU_LVL_INTRTR0_IN_280 | MAIN2MCU_LVL_INTRTR0 | ||||
MCAN4_MCANSS_ECC_CORR_LVL_INT_0 | ESM0_LVL_IN_320 | ESM0 | MCAN4 ECC Correctable Error Interrupt Request | Level | |
MCAN4_MCANSS_ECC_UNCORR_LVL_INT_0 | ESM0_LVL_IN_321 | ESM0 | MCAN4 ECC Uncorrectable Error Interrupt Request | Level | |
MCAN5 | MCAN5_MCANSS_MCAN_LVL_INT_0 | GIC500_SPI_IN_171 | COMPUTE_CLUSTER0 | MCAN5 Line 0 Interrupt Request | Level |
R5FSS0_CORE0_INTR_IN_195 | R5FSS0_CORE0 | ||||
R5FSS0_CORE1_INTR_IN_195 | R5FSS0_CORE1 | ||||
MAIN2MCU_LVL_INTRTR0_IN_281 | MAIN2MCU_LVL_INTRTR0 | ||||
MCAN5_MCANSS_MCAN_LVL_INT_1 | GIC500_SPI_IN_172 | COMPUTE_CLUSTER0 | MCAN5 Line 1 Interrupt Request | Level | |
R5FSS0_CORE0_INTR_IN_196 | R5FSS0_CORE0 | ||||
R5FSS0_CORE1_INTR_IN_196 | R5FSS0_CORE1 | ||||
MAIN2MCU_LVL_INTRTR0_IN_282 | MAIN2MCU_LVL_INTRTR0 | ||||
MCAN5_MCANSS_EXT_TS_ROLLOVER_LVL_INT_0 | GIC500_SPI_IN_173 | COMPUTE_CLUSTER0 | MCAN5 External TimeStamp Counter Rollover Interrupt | Level | |
R5FSS0_CORE0_INTR_IN_197 | R5FSS0_CORE0 | ||||
R5FSS0_CORE1_INTR_IN_197 | R5FSS0_CORE1 | ||||
MAIN2MCU_LVL_INTRTR0_IN_283 | MAIN2MCU_LVL_INTRTR0 | ||||
MCAN5_MCANSS_ECC_CORR_LVL_INT_0 | ESM0_LVL_IN_322 | ESM0 | MCAN5 ECC Correctable Error Interrupt Request | Level | |
MCAN5_MCANSS_ECC_UNCORR_LVL_INT_0 | ESM0_LVL_IN_323 | ESM0 | MCAN5 ECC Uncorrectable Error Interrupt Request | Level | |
MCAN6 | MCAN6_MCANSS_MCAN_LVL_INT_0 | GIC500_SPI_IN_174 | COMPUTE_CLUSTER0 | MCAN6 Line 0 Interrupt Request | Level |
R5FSS0_CORE0_INTR_IN_198 | R5FSS0_CORE0 | ||||
R5FSS0_CORE1_INTR_IN_198 | R5FSS0_CORE1 | ||||
MAIN2MCU_LVL_INTRTR0_IN_284 | MAIN2MCU_LVL_INTRTR0 | ||||
MCAN6_MCANSS_MCAN_LVL_INT_1 | GIC500_SPI_IN_175 | COMPUTE_CLUSTER0 | MCAN6 Line 1 Interrupt Request | Level | |
R5FSS0_CORE0_INTR_IN_199 | R5FSS0_CORE0 | ||||
R5FSS0_CORE1_INTR_IN_199 | R5FSS0_CORE1 | ||||
MAIN2MCU_LVL_INTRTR0_IN_285 | MAIN2MCU_LVL_INTRTR0 | ||||
MCAN6_MCANSS_EXT_TS_ROLLOVER_LVL_INT_0 | GIC500_SPI_IN_176 | COMPUTE_CLUSTER0 | MCAN6 External TimeStamp Counter Rollover Interrupt | Level | |
R5FSS0_CORE0_INTR_IN_200 | R5FSS0_CORE0 | ||||
R5FSS0_CORE1_INTR_IN_200 | R5FSS0_CORE1 | ||||
MAIN2MCU_LVL_INTRTR0_IN_286 | MAIN2MCU_LVL_INTRTR0 | ||||
MCAN6_MCANSS_ECC_CORR_LVL_INT_0 | ESM0_LVL_IN_324 | ESM0 | MCAN6 ECC Correctable Error Interrupt Request | Level | |
MCAN6_MCANSS_ECC_UNCORR_LVL_INT_0 | ESM0_LVL_IN_325 | ESM0 | MCAN6 ECC Uncorrectable Error Interrupt Request | Level | |
MCAN7 | MCAN7_MCANSS_MCAN_LVL_INT_0 | GIC500_SPI_IN_177 | COMPUTE_CLUSTER0 | MCAN7 Line 0 Interrupt Request | Level |
R5FSS0_CORE0_INTR_IN_201 | R5FSS0_CORE0 | ||||
R5FSS0_CORE1_INTR_IN_201 | R5FSS0_CORE1 | ||||
MAIN2MCU_LVL_INTRTR0_IN_287 | MAIN2MCU_LVL_INTRTR0 | ||||
MCAN7_MCANSS_MCAN_LVL_INT_1 | GIC500_SPI_IN_178 | COMPUTE_CLUSTER0 | MCAN7 Line 1 Interrupt Request | Level | |
R5FSS0_CORE0_INTR_IN_202 | R5FSS0_CORE0 | ||||
R5FSS0_CORE1_INTR_IN_202 | R5FSS0_CORE1 | ||||
MAIN2MCU_LVL_INTRTR0_IN_288 | MAIN2MCU_LVL_INTRTR0 | ||||
MCAN7_MCANSS_EXT_TS_ROLLOVER_LVL_INT_0 | GIC500_SPI_IN_179 | COMPUTE_CLUSTER0 | MCAN7 External TimeStamp Counter Rollover Interrupt | Level | |
R5FSS0_CORE0_INTR_IN_203 | R5FSS0_CORE0 | ||||
R5FSS0_CORE1_INTR_IN_203 | R5FSS0_CORE1 | ||||
MAIN2MCU_LVL_INTRTR0_IN_289 | MAIN2MCU_LVL_INTRTR0 | ||||
MCAN7_MCANSS_ECC_CORR_LVL_INT_0 | ESM0_LVL_IN_326 | ESM0 | MCAN7 ECC Correctable Error Interrupt Request | Level | |
MCAN7_MCANSS_ECC_UNCORR_LVL_INT_0 | ESM0_LVL_IN_327 | ESM0 | MCAN7 ECC Uncorrectable Error Interrupt Request | Level | |
MCAN8 | MCAN8_MCANSS_MCAN_LVL_INT_0 | GIC500_SPI_IN_608 | COMPUTE_CLUSTER0 | MCAN8 Line 0 Interrupt Request | Level |
R5FSS0_CORE0_INTR_IN_204 | R5FSS0_CORE0 | ||||
R5FSS0_CORE1_INTR_IN_204 | R5FSS0_CORE1 | ||||
MAIN2MCU_LVL_INTRTR0_IN_290 | MAIN2MCU_LVL_INTRTR0 | ||||
MCAN8_MCANSS_MCAN_LVL_INT_1 | GIC500_SPI_IN_609 | COMPUTE_CLUSTER0 | MCAN8 Line 1 Interrupt Request | Level | |
R5FSS0_CORE0_INTR_IN_205 | R5FSS0_CORE0 | ||||
R5FSS0_CORE1_INTR_IN_205 | R5FSS0_CORE1 | ||||
MAIN2MCU_LVL_INTRTR0_IN_291 | MAIN2MCU_LVL_INTRTR0 | ||||
MCAN8_MCANSS_EXT_TS_ROLLOVER_LVL_INT_0 | GIC500_SPI_IN_610 | COMPUTE_CLUSTER0 | MCAN8 External TimeStamp Counter Rollover Interrupt | Level | |
R5FSS0_CORE0_INTR_IN_206 | R5FSS0_CORE0 | ||||
R5FSS0_CORE1_INTR_IN_206 | R5FSS0_CORE1 | ||||
MAIN2MCU_LVL_INTRTR0_IN_292 | MAIN2MCU_LVL_INTRTR0 | ||||
MCAN8_MCANSS_ECC_CORR_LVL_INT_0 | ESM0_LVL_IN_328 | ESM0 | MCAN8 ECC Correctable Error Interrupt Request | Level | |
MCAN8_MCANSS_ECC_UNCORR_LVL_INT_0 | ESM0_LVL_IN_329 | ESM0 | MCAN8 ECC Uncorrectable Error Interrupt Request | Level | |
MCAN9 | MCAN9_MCANSS_MCAN_LVL_INT_0 | GIC500_SPI_IN_611 | COMPUTE_CLUSTER0 | MCAN9 Line 0 Interrupt Request | Level |
R5FSS0_CORE0_INTR_IN_207 | R5FSS0_CORE0 | ||||
R5FSS0_CORE1_INTR_IN_207 | R5FSS0_CORE1 | ||||
MAIN2MCU_LVL_INTRTR0_IN_293 | MAIN2MCU_LVL_INTRTR0 | ||||
MCAN9_MCANSS_MCAN_LVL_INT_1 | GIC500_SPI_IN_612 | COMPUTE_CLUSTER0 | MCAN9 Line 1 Interrupt Request | Level | |
R5FSS0_CORE0_INTR_IN_208 | R5FSS0_CORE0 | ||||
R5FSS0_CORE1_INTR_IN_208 | R5FSS0_CORE1 | ||||
MAIN2MCU_LVL_INTRTR0_IN_294 | MAIN2MCU_LVL_INTRTR0 | ||||
MCAN9_MCANSS_EXT_TS_ROLLOVER_LVL_INT_0 | GIC500_SPI_IN_613 | COMPUTE_CLUSTER0 | MCAN9 External TimeStamp Counter Rollover Interrupt | Level | |
R5FSS0_CORE0_INTR_IN_209 | R5FSS0_CORE0 | ||||
R5FSS0_CORE1_INTR_IN_209 | R5FSS0_CORE1 | ||||
MAIN2MCU_LVL_INTRTR0_IN_295 | MAIN2MCU_LVL_INTRTR0 | ||||
MCAN9_MCANSS_ECC_CORR_LVL_INT_0 | ESM0_LVL_IN_330 | ESM0 | MCAN9 ECC Correctable Error Interrupt Request | Level | |
MCAN9_MCANSS_ECC_UNCORR_LVL_INT_0 | ESM0_LVL_IN_331 | ESM0 | MCAN9 ECC Uncorrectable Error Interrupt Request | Level | |
MCAN10 | MCAN10_MCANSS_MCAN_LVL_INT_0 | GIC500_SPI_IN_614 | COMPUTE_CLUSTER0 | MCAN10 Line 0 Interrupt Request | Level |
R5FSS0_CORE0_INTR_IN_210 | R5FSS0_CORE0 | ||||
R5FSS0_CORE1_INTR_IN_210 | R5FSS0_CORE1 | ||||
MAIN2MCU_LVL_INTRTR0_IN_296 | MAIN2MCU_LVL_INTRTR0 | ||||
MCAN10_MCANSS_MCAN_LVL_INT_1 | GIC500_SPI_IN_615 | COMPUTE_CLUSTER0 | MCAN10 Line 1 Interrupt Request | Level | |
R5FSS0_CORE0_INTR_IN_211 | R5FSS0_CORE0 | ||||
R5FSS0_CORE1_INTR_IN_211 | R5FSS0_CORE1 | ||||
MAIN2MCU_LVL_INTRTR0_IN_297 | MAIN2MCU_LVL_INTRTR0 | ||||
MCAN10_MCANSS_EXT_TS_ROLLOVER_LVL_INT_0 | GIC500_SPI_IN_616 | COMPUTE_CLUSTER0 | MCAN10 External TimeStamp Counter Rollover Interrupt | Level | |
R5FSS0_CORE0_INTR_IN_212 | R5FSS0_CORE0 | ||||
R5FSS0_CORE1_INTR_IN_212 | R5FSS0_CORE1 | ||||
MAIN2MCU_LVL_INTRTR0_IN_298 | MAIN2MCU_LVL_INTRTR0 | ||||
MCAN10_MCANSS_ECC_CORR_LVL_INT_0 | ESM0_LVL_IN_332 | ESM0 | MCAN10 ECC Correctable Error Interrupt Request | Level | |
MCAN10_MCANSS_ECC_UNCORR_LVL_INT_0 | ESM0_LVL_IN_333 | ESM0 | MCAN10 ECC Uncorrectable Error Interrupt Request | Level | |
MCAN11 | MCAN11_MCANSS_MCAN_LVL_INT_0 | GIC500_SPI_IN_617 | COMPUTE_CLUSTER0 | MCAN11 Line 0 Interrupt Request | Level |
R5FSS0_CORE0_INTR_IN_213 | R5FSS0_CORE0 | ||||
R5FSS0_CORE1_INTR_IN_213 | R5FSS0_CORE1 | ||||
MAIN2MCU_LVL_INTRTR0_IN_299 | MAIN2MCU_LVL_INTRTR0 | ||||
MCAN11_MCANSS_MCAN_LVL_INT_1 | GIC500_SPI_IN_618 | COMPUTE_CLUSTER0 | MCAN11 Line 1 Interrupt Request | Level | |
R5FSS0_CORE0_INTR_IN_214 | R5FSS0_CORE0 | ||||
R5FSS0_CORE1_INTR_IN_214 | R5FSS0_CORE1 | ||||
MAIN2MCU_LVL_INTRTR0_IN_300 | MAIN2MCU_LVL_INTRTR0 | ||||
MCAN11_MCANSS_EXT_TS_ROLLOVER_LVL_INT_0 | GIC500_SPI_IN_619 | COMPUTE_CLUSTER0 | MCAN11 External TimeStamp Counter Rollover Interrupt | Level | |
R5FSS0_CORE0_INTR_IN_215 | R5FSS0_CORE0 | ||||
R5FSS0_CORE1_INTR_IN_215 | R5FSS0_CORE1 | ||||
MAIN2MCU_LVL_INTRTR0_IN_301 | MAIN2MCU_LVL_INTRTR0 | ||||
MCAN11_MCANSS_ECC_CORR_LVL_INT_0 | ESM0_LVL_IN_334 | ESM0 | MCAN11 ECC Correctable Error Interrupt Request | Level | |
MCAN11_MCANSS_ECC_UNCORR_LVL_INT_0 | ESM0_LVL_IN_335 | ESM0 | MCAN11 ECC Uncorrectable Error Interrupt Request | Level | |
MCAN12 | MCAN12_MCANSS_MCAN_LVL_INT_0 | GIC500_SPI_IN_620 | COMPUTE_CLUSTER0 | MCAN12 Line 0 Interrupt Request | Level |
R5FSS0_CORE0_INTR_IN_216 | R5FSS0_CORE0 | ||||
R5FSS0_CORE1_INTR_IN_216 | R5FSS0_CORE1 | ||||
MAIN2MCU_LVL_INTRTR0_IN_302 | MAIN2MCU_LVL_INTRTR0 | ||||
MCAN12_MCANSS_MCAN_LVL_INT_1 | GIC500_SPI_IN_621 | COMPUTE_CLUSTER0 | MCAN12 Line 1 Interrupt Request | Level | |
R5FSS0_CORE0_INTR_IN_217 | R5FSS0_CORE0 | ||||
R5FSS0_CORE1_INTR_IN_217 | R5FSS0_CORE1 | ||||
MAIN2MCU_LVL_INTRTR0_IN_303 | MAIN2MCU_LVL_INTRTR0 | ||||
MCAN12_MCANSS_EXT_TS_ROLLOVER_LVL_INT_0 | GIC500_SPI_IN_622 | COMPUTE_CLUSTER0 | MCAN12 External TimeStamp Counter Rollover Interrupt | Level | |
R5FSS0_CORE0_INTR_IN_218 | R5FSS0_CORE0 | ||||
R5FSS0_CORE1_INTR_IN_218 | R5FSS0_CORE1 | ||||
MAIN2MCU_LVL_INTRTR0_IN_304 | MAIN2MCU_LVL_INTRTR0 | ||||
MCAN12_MCANSS_ECC_CORR_LVL_INT_0 | ESM0_LVL_IN_336 | ESM0 | MCAN12 ECC Correctable Error Interrupt Request | Level | |
MCAN12_MCANSS_ECC_UNCORR_LVL_INT_0 | ESM0_LVL_IN_337 | ESM0 | MCAN12 ECC Uncorrectable Error Interrupt Request | Level | |
MCAN13 | MCAN13_MCANSS_MCAN_LVL_INT_0 | GIC500_SPI_IN_623 | COMPUTE_CLUSTER0 | MCAN13 Line 0 Interrupt Request | Level |
R5FSS0_CORE0_INTR_IN_219 | R5FSS0_CORE0 | ||||
R5FSS0_CORE1_INTR_IN_219 | R5FSS0_CORE1 | ||||
MAIN2MCU_LVL_INTRTR0_IN_305 | MAIN2MCU_LVL_INTRTR0 | ||||
MCAN13_MCANSS_MCAN_LVL_INT_1 | GIC500_SPI_IN_624 | COMPUTE_CLUSTER0 | MCAN13 Line 1 Interrupt Request | Level | |
R5FSS0_CORE0_INTR_IN_220 | R5FSS0_CORE0 | ||||
R5FSS0_CORE1_INTR_IN_220 | R5FSS0_CORE1 | ||||
MAIN2MCU_LVL_INTRTR0_IN_306 | MAIN2MCU_LVL_INTRTR0 | ||||
MCAN13_MCANSS_EXT_TS_ROLLOVER_LVL_INT_0 | GIC500_SPI_IN_625 | COMPUTE_CLUSTER0 | MCAN13 External TimeStamp Counter Rollover Interrupt | Level | |
R5FSS0_CORE0_INTR_IN_221 | R5FSS0_CORE0 | ||||
R5FSS0_CORE1_INTR_IN_221 | R5FSS0_CORE1 | ||||
MAIN2MCU_LVL_INTRTR0_IN_307 | MAIN2MCU_LVL_INTRTR0 | ||||
MCAN13_MCANSS_ECC_CORR_LVL_INT_0 | ESM0_LVL_IN_338 | ESM0 | MCAN13 ECC Correctable Error Interrupt Request | Level | |
MCAN13_MCANSS_ECC_UNCORR_LVL_INT_0 | ESM0_LVL_IN_339 | ESM0 | MCAN13 ECC Uncorrectable Error Interrupt Request | Level | |
MCAN14 | MCAN14_MCANSS_MCAN_LVL_INT_0 | GIC500_SPI_IN_626 | COMPUTE_CLUSTER0 | MCAN14 Line 0 Interrupt Request | Level |
R5FSS0_CORE0_INTR_IN_20 | R5FSS0_CORE0 | ||||
R5FSS0_CORE1_INTR_IN_20 | R5FSS0_CORE1 | ||||
MAIN2MCU_LVL_INTRTR0_IN_160 | MAIN2MCU_LVL_INTRTR0 | ||||
MCAN14_MCANSS_MCAN_LVL_INT_1 | GIC500_SPI_IN_627 | COMPUTE_CLUSTER0 | MCAN14 Line 1 Interrupt Request | Level | |
R5FSS0_CORE0_INTR_IN_21 | R5FSS0_CORE0 | ||||
R5FSS0_CORE1_INTR_IN_21 | R5FSS0_CORE1 | ||||
MAIN2MCU_LVL_INTRTR0_IN_161 | MAIN2MCU_LVL_INTRTR0 | ||||
MCAN14_MCANSS_EXT_TS_ROLLOVER_LVL_INT_0 | GIC500_SPI_IN_628 | COMPUTE_CLUSTER0 | MCAN14 External TimeStamp Counter Rollover Interrupt | Level | |
R5FSS0_CORE0_INTR_IN_22 | R5FSS0_CORE0 | ||||
R5FSS0_CORE1_INTR_IN_22 | R5FSS0_CORE1 | ||||
MAIN2MCU_LVL_INTRTR0_IN_162 | MAIN2MCU_LVL_INTRTR0 | ||||
MCAN14_MCANSS_ECC_CORR_LVL_INT_0 | ESM0_LVL_IN_340 | ESM0 | MCAN14 ECC Correctable Error Interrupt Request | Level | |
MCAN14_MCANSS_ECC_UNCORR_LVL_INT_0 | ESM0_LVL_IN_341 | ESM0 | MCAN14 ECC Uncorrectable Error Interrupt Request | Level | |
MCAN15 | MCAN15_MCANSS_MCAN_LVL_INT_0 | GIC500_SPI_IN_629 | COMPUTE_CLUSTER0 | MCAN15 Line 0 Interrupt Request | Level |
R5FSS0_CORE0_INTR_IN_23 | R5FSS0_CORE0 | ||||
R5FSS0_CORE1_INTR_IN_23 | R5FSS0_CORE1 | ||||
MAIN2MCU_LVL_INTRTR0_IN_163 | MAIN2MCU_LVL_INTRTR0 | ||||
MCAN15_MCANSS_MCAN_LVL_INT_1 | GIC500_SPI_IN_630 | COMPUTE_CLUSTER0 | MCAN15 Line 1 Interrupt Request | Level | |
R5FSS0_CORE0_INTR_IN_24 | R5FSS0_CORE0 | ||||
R5FSS0_CORE1_INTR_IN_24 | R5FSS0_CORE1 | ||||
MAIN2MCU_LVL_INTRTR0_IN_164 | MAIN2MCU_LVL_INTRTR0 | ||||
MCAN15_MCANSS_EXT_TS_ROLLOVER_LVL_INT_0 | GIC500_SPI_IN_631 | COMPUTE_CLUSTER0 | MCAN15 External TimeStamp Counter Rollover Interrupt | Level | |
R5FSS0_CORE0_INTR_IN_25 | R5FSS0_CORE0 | ||||
R5FSS0_CORE1_INTR_IN_25 | R5FSS0_CORE1 | ||||
MAIN2MCU_LVL_INTRTR0_IN_165 | MAIN2MCU_LVL_INTRTR0 | ||||
MCAN15_MCANSS_ECC_CORR_LVL_INT_0 | ESM0_LVL_IN_342 | ESM0 | MCAN15 ECC Correctable Error Interrupt Request | Level | |
MCAN15_MCANSS_ECC_UNCORR_LVL_INT_0 | ESM0_LVL_IN_343 | ESM0 | MCAN15 ECC Uncorrectable Error Interrupt Request | Level | |
MCAN16 | MCAN16_MCANSS_MCAN_LVL_INT_0 | GIC500_SPI_IN_816 | COMPUTE_CLUSTER0 | MCAN16 Line 0 Interrupt Request | Level |
R5FSS0_CORE0_INTR_IN_26 | R5FSS0_CORE0 | ||||
R5FSS0_CORE1_INTR_IN_26 | R5FSS0_CORE1 | ||||
MAIN2MCU_LVL_INTRTR0_IN_170 | MAIN2MCU_LVL_INTRTR0 | ||||
MCAN16_MCANSS_MCAN_LVL_INT_1 | GIC500_SPI_IN_817 | COMPUTE_CLUSTER0 | MCAN16 Line 1 Interrupt Request | Level | |
R5FSS0_CORE0_INTR_IN_27 | R5FSS0_CORE0 | ||||
R5FSS0_CORE1_INTR_IN_27 | R5FSS0_CORE1 | ||||
MAIN2MCU_LVL_INTRTR0_IN_171 | MAIN2MCU_LVL_INTRTR0 | ||||
MCAN16_MCANSS_EXT_TS_ROLLOVER_LVL_INT_0 | GIC500_SPI_IN_818 | COMPUTE_CLUSTER0 | MCAN16 External TimeStamp Counter Rollover Interrupt | Level | |
R5FSS0_CORE0_INTR_IN_28 | R5FSS0_CORE0 | ||||
R5FSS0_CORE1_INTR_IN_28 | R5FSS0_CORE1 | ||||
MAIN2MCU_LVL_INTRTR0_IN_172 | MAIN2MCU_LVL_INTRTR0 | ||||
MCAN16_MCANSS_ECC_CORR_LVL_INT_0 | ESM0_LVL_IN_140 | ESM0 | MCAN16 ECC Correctable Error Interrupt Request | Level | |
MCAN16_MCANSS_ECC_UNCORR_LVL_INT_0 | ESM0_LVL_IN_141 | ESM0 | MCAN16 ECC Uncorrectable Error Interrupt Request | Level | |
MCAN17 | MCAN17_MCANSS_MCAN_LVL_INT_0 | GIC500_SPI_IN_819 | COMPUTE_CLUSTER0 | MCAN17 Line 0 Interrupt Request | Level |
R5FSS0_CORE0_INTR_IN_29 | R5FSS0_CORE0 | ||||
R5FSS0_CORE1_INTR_IN_29 | R5FSS0_CORE1 | ||||
MAIN2MCU_LVL_INTRTR0_IN_173 | MAIN2MCU_LVL_INTRTR0 | ||||
MCAN17_MCANSS_MCAN_LVL_INT_1 | GIC500_SPI_IN_820 | COMPUTE_CLUSTER0 | MCAN17 Line 1 Interrupt Request | Level | |
R5FSS0_CORE0_INTR_IN_30 | R5FSS0_CORE0 | ||||
R5FSS0_CORE1_INTR_IN_30 | R5FSS0_CORE1 | ||||
MAIN2MCU_LVL_INTRTR0_IN_174 | MAIN2MCU_LVL_INTRTR0 | ||||
MCAN17_MCANSS_EXT_TS_ROLLOVER_LVL_INT_0 | GIC500_SPI_IN_821 | COMPUTE_CLUSTER0 | MCAN17 External TimeStamp Counter Rollover Interrupt | Level | |
R5FSS0_CORE0_INTR_IN_31 | R5FSS0_CORE0 | ||||
R5FSS0_CORE1_INTR_IN_31 | R5FSS0_CORE1 | ||||
MAIN2MCU_LVL_INTRTR0_IN_175 | MAIN2MCU_LVL_INTRTR0 | ||||
MCAN17_MCANSS_ECC_CORR_LVL_INT_0 | ESM0_LVL_IN_142 | ESM0 | MCAN17 ECC Correctable Error Interrupt Request | Level | |
MCAN17_MCANSS_ECC_UNCORR_LVL_INT_0 | ESM0_LVL_IN_143 | ESM0 | MCAN17 ECC Uncorrectable Error Interrupt Request | Level |