SPRUIW7A October 2020 – February 2022
The reference clocks to the EVM peripherals are sourced by the Clock generator (CDCEL937PWR) on the Common processor board. Which is programmed through I2C0 port of processor. A 24MHz crystal is attached to this clock generator to derive the desired clock outputs.
Signal/Net Name | Probe Point | Clock Gen/Ch | Description | Frequency |
---|---|---|---|---|
USB1_HUB_REFCLK | R80 | CDCEL/Y1 | 24 MHz clock for USB Hub (not used by default) | 24 MHz |
DSI_REFCLK_1V8 (1) | R92 | CDCEL/Y2 | 25 MHz clock for DSI transmitter ('941A) | 25 MHz |
QSGMII_REFCLK | R81 | CDCEL/Y3 | 25 MHz clock for Ethernet Expansion Board | 25 MHz |
RGMII_REFCLK | R100 | CDCEL/Y4 | 25 MHz clock for Expansion Board | 25 MHz |
CSI2_REFCLK (1) | R101 | CDCEL/Y5 | 25 MHz clock for CSI2 Expansion Board | 25 MHz |
OSC0_REFCLK | R82 | CDCEL/Y6 | 22.5782 MHz clock for SoC (not used by default) | 22.5782 MHz |
EXP_REFCLK | R83 | CDCEL/Y7 | <not currently used> | 24 MHz |
The probe points mentioned above are with reference to Common processor board.