SPRUIW7A October 2020 – February 2022
Common Processor Board supports TI ‘s Audio Codec IC Mfr. Part# PCM3168APAP, to interface with J7200 SoC McASP Port 0. A 1:3 De-Mux (Mfr. Part# SN74CBT16214CDGGR) Port B1 is used to interface McASP port 0 with codec. Port Selection is controlled by a I2C GPIO Expander and EVM Configuration switch. The mux table is shown in Table 4-18.
MUX_SEL2 | MUX_SEL1 | MUX_SEL0 | FUNCTION |
---|---|---|---|
HIGH | HIGH | LOW | A port0 = B1 port |
HIGH | HIGH | HIGH | A port0 = B2 port (default) |
HIGH | LOW | HIGH | A port0 = B3 port |
Port B1: McASP0
Port B2: TRACE
Port B3: LIN/MCAN
The Reference clock (SCKI) to the codec device is sourced from processor’s AUDIO_EXT_REFCLK2 using 1 to 2 Fan out clock buffer SN74LVC2G125DCUR, the secondary output clock from the fan out buffer is routed to EVM expansion connector to interface to Infotainment Audio Codec devices.
The MODE pin is held LOW to select I2C as control interface. Codec is configured over I2C1 interface. Default I2C address is set to 0x44. The device reset is controlled by the I2C GPIO expander using a I2C1 master port.