SPRUIX1B October 2022 – April 2024 TMS320F2800132 , TMS320F2800133 , TMS320F2800135 , TMS320F2800137
During boot-up, the boot ROM initializes the device clocking, depending upon the reset source, to assist in faster boot time response. Clock configurations are performed by the boot ROM code only for POR and XRS reset types. For all other resets, the boot ROM starts executing with the clocks that were already set up before reset.
Source | Frequency | Description |
---|---|---|
INTOSC2 | 10MHz | Default clock source |
INTOSC1 | 10MHz | Set as clock source if missing clock is detected at power up or right after device reset |
SYSPLL | 95MHz, 47.5MHz | Enabled optionally as part of main boot flow or as part of MPOST POR memory test boot flow. PLL is bypassed and disabled after memory test has completed. See more details regarding enabling MPOST POR memory test in Section 4.7.11.2. |
Reset Source | Clock State |
---|---|
POR/XRS | 1. Using INTOSC2 |
2. System clock divider set to /1 | |
All other Resets | Maintain clocks setup before device reset. |