SPRUIZ1B July 2023 – August 2024 TMS320F28P650DH , TMS320F28P650DK , TMS320F28P650SH , TMS320F28P650SK , TMS320F28P659DH-Q1 , TMS320F28P659DK-Q1 , TMS320F28P659SH-Q1
FILE: ipc_ex2_basic_cpu1_cpu3_multi_c29x3.c
This example demonstrates how to configure IPC and pass information from C29x1 to C29x3 core without message queues. It is recommended to run the C29x1 core first, followed by the C29x3 core. Once the C29x1 configures and releases CPU3 out of reset, the program stops, connect to the CPU3 target now and load this C29x3 .out.
In the default CPU3 linker cmd file, LPAx and LDAx RAMs are used for allocating various CPU3 sections. The CPU1 application assigns the ownership of these memory regions to CPU3 by using SysConfig. Please note that CPU3 .out file can be loaded only after CPU1 completes this configuration. The erase setting (CPU1/CPU3 On-Chip Flash -> erase setting) needs to be configured as selected banks only (Choose the corresponding BANKS allocated for CPUs) or necessary sectors only before loading CPU1/CPU3.out file (This is applicable only for FLASH configuration)
External Connections
Watch Variables