SPRUIZ1B July 2023 – August 2024 TMS320F28P650DH , TMS320F28P650DK , TMS320F28P650SH , TMS320F28P650SK , TMS320F28P659DH-Q1 , TMS320F28P659DK-Q1 , TMS320F28P659SH-Q1
The SEC inputs can be selected from various signals from in the system to enable debug and system analysis. Figure 13-3 shows the SEC inputs. Each event selector MUX can select from various signals on in the system. These signals are shown in Table 13-1.
CTM\STA\STO\RST_INP_SEL | EVENT_INPUT_SELECTED | Polarity | Synchronization Requirement |
---|---|---|---|
0 | EBC1 | High | Disable |
1 | EBC2 | High | Disable |
2 | EBC3 | High | Disable |
3 | EBC4 | High | Disable |
4 | EBC5 | High | Disable |
5 | EBC6 | High | Disable |
6 | EBC7 | High | Disable |
7 | EBC8 | High | Disable |
8 | COUNTER1_EVENT | High | Disable |
9 | COUNTER2_EVENT | High | Disable |
10 | COUNTER3_EVENT | High | Disable |
11 | COUNTER4_EVENT | High | Disable |
12 | ERAD_OR_MASK0 | High | Disable |
13 | ERAD_OR_MASK1 | High | Disable |
14 | ERAD_OR_MASK2 | High | Disable |
15 | ERAD_OR_MASK3 | High | Disable |
16 | ERAD_AND_MASK0 | High | Disable |
17 | ERAD_AND_MASK1 | High | Disable |
18 | ERAD_AND_MASK2 | High | Disable |
19 | ERAD_AND_MASK3 | High | Disable |
20 | PIE_INT1 | High | Disable |
21 | PIE_INT2 | High | Disable |
22 | PIE_INT3 | High | Disable |
23 | PIE_INT4 | High | Disable |
24 | PIE_INT5 | High | Disable |
25 | PIE_INT6 | High | Disable |
26 | PIE_INT7 | High | Disable |
27 | PIE_INT8 | High | Disable |
28 | PIE_INT9 | High | Disable |
29 | PIE_INT10 | High | Disable |
30 | PIE_INT11 | High | Disable |
31 | PIE_INT12 | High | Disable |
32 | CPU_TINT0 | High | Disable |
33 | CPU_TINT1 | High | Disable |
34 | CPU_TINT2 | High | Disable |
35 | DMA_CH1INT | High | Disable |
36 | DMA_CH2INT | High | Disable |
37 | DMA_CH3INT | High | Disable |
38 | DMA_CH4INT | High | Disable |
39 | DMA_CH5INT | High | Disable |
40 | DMA_CH6INT | High | Disable |
41 | FSIRXA_DATA_PKT_RCVD | High | Disable |
42 | FSIRXA_ERROR_PKT_RCVD | High | Disable |
43 | FSIRXA_PING_PKT_RCVD | High | Disable |
44 | FSIRXA_PING_TAG_MATCH | High | Disable |
45 | FSIRXA_DATA_TAG_MATCH | High | Disable |
46 | FSIRXA_ERROR_TAG_MATCH | High | Disable |
47 | FSIRXA_FRAME_DONE | High | Disable |
48 | ADCA_EVT_INT | High | Disable |
49 | ADCB_EVT_INT | High | Disable |
50 | MCANA_EVT0 | High | Disable |
51 | MCANA_EVT1 | High | Disable |
52 | MCANA_EVT2 | High | Disable |
53 | ADCSOCA | High | Disable |
54 | ADCSOCB | High | Disable |
55 | CLATASKRUN1 | High | Disable |
56 | CLATASKRUN2 | High | Disable |
57 | CLATASKRUN3 | High | Disable |
58 | CLATASKRUN4 | High | Disable |
59 | CLATASKRUN5 | High | Disable |
60 | CLATASKRUN6 | High | Disable |
61 | CLATASKRUN7 | High | Disable |
62 | CLATASKRUN8 | High | Disable |
63 | EPWMXBAR1 | Low | Enable |
64 | EPWMXBAR2 | Low | Enable |
65 | EPWMXBAR3 | Low | Enable |
66 | EPWMXBAR4 | Low | Enable |
67 | EPWMXBAR5 | Low | Enable |
68 | EPWMXBAR6 | Low | Enable |
69 | EPWMXBAR7 | Low | Enable |
70 | EPWMXBAR8 | Low | Enable |
71 | INPUTXBAR1 | High | Disable |
72 | INPUTXBAR2 | High | Disable |
73 | INPUTXBAR3 | High | Disable |
74 | INPUTXBAR4 | High | Disable |
75 | INPUTXBAR5 | High | Disable |
76 | INPUTXBAR6 | High | Disable |
77 | INPUTXBAR7 | High | Disable |
78 | INPUTXBAR8 | High | Disable |
79 | INPUTXBAR9 | High | Disable |
80 | INPUTXBAR10 | High | Disable |
81 | INPUTXBAR11 | High | Disable |
82 | INPUTXBAR12 | High | Disable |
83 | INPUTXBAR13 | High | Disable |
84 | INPUTXBAR14 | High | Disable |
85 | INPUTXBAR15 | High | Disable |
86 | INPUTXBAR16 | High | Disable |
87 | CPUx_CPUSTAT | Low | Disable |
88 | CPUx_DBGACK | High | Disable |
89 | CPUx_NMI | High | Disable |
90 | CMPSS1_CTRIPH_OR_CTRIPL | High | Enable |
91 | CMPSS2_CTRIPH_OR_CTRIPL | High | Enable |
92 | CMPSS3_CTRIPH_OR_CTRIPL | High | Enable |
93 | CMPSS4_CTRIPH_OR_CTRIPL | High | Enable |
94 | CMPSS5_CTRIPH_OR_CTRIPL | High | Enable |
95 | CMPSS6_CTRIPH_OR_CTRIPL | High | Enable |
96 | CMPSS7_CTRIPH_OR_CTRIPL | High | Enable |
97 | CMPSS8_CTRIPH_OR_CTRIPL | High | Enable |
98 | SD1FLT1_COMPH_OR_COMPL | High | Disable |
99 | SD1FLT2_COMPH_OR_COMPL | High | Disable |
100 | SD1FLT3_COMPH_OR_COMPL | High | Disable |
101 | SD1FLT4_COMPH_OR_COMPL | High | Disable |
102 | SD2FLT1_COMPH_OR_COMPL | High | Disable |
103 | SD2FLT2_COMPH_OR_COMPL | High | Disable |
104 | SD2FLT3_COMPH_OR_COMPL | High | Disable |
105 | SD2FLT4_COMPH_OR_COMPL | High | Disable |
106 | ADCAINT1 | High | Disable |
107 | ADCAINT2 | High | Disable |
108 | ADCAINT3 | High | Disable |
109 | ADCAINT4 | High | Disable |
110 | ADCBINT1 | High | Disable |
111 | ADCBINT2 | High | Disable |
112 | ADCBINT3 | High | Disable |
113 | ADCBINT4 | High | Disable |
114 | ADCCINT1 | High | Disable |
115 | ADCCINT2 | High | Disable |
116 | ADCCINT3 | High | Disable |
117 | ADCCINT4 | High | Disable |
118-122 | Reserved | Reserved | Reserved |
123 | ADCC_EVT_INT | High | Disable |
124 | Reserved | Reserved | Reserved |
125 | MCANB_EVT0 | High | Disable |
126 | MCANB_EVT1 | High | Disable |
127 | MCANB_EVT2 | High | Disable |
128 | CLA_INTERRUPT1 | High | Disable |
129 | CLA_INTERRUPT2 | High | Disable |
130 | CLA_INTERRUPT3 | High | Disable |
131 | CLA_INTERRUPT4 | High | Disable |
132 | CLA_INTERRUPT5 | High | Disable |
133 | CLA_INTERRUPT6 | High | Disable |
134 | CLA_INTERRUPT7 | High | Disable |
135 | CLA_INTERRUPT8 | High | Disable |
136 | ECAT_PDI_SOF | High | Disable |
137 | ECAT_PDI_EOF | High | Disable |
138 | ECAT_PCI_WD_TRIGGER | High | Disable |
139 | ECAT_PDI_UC_IRQ | High | Disable |
140 | ECAT_SYNCOUT0 | High | Disable |
141 | ECAT_SYNCOUT1 | High | Disable |
142 | ECAT_DRAM_PARITY_ERROR | High | Disable |
143 | CLBINPUTXBAR1 | High | Disable |
144 | CLBINPUTXBAR2 | High | Disable |
145 | CLBINPUTXBAR3 | High | Disable |
146 | CLBINPUTXBAR4 | High | Disable |
147 | CLBINPUTXBAR5 | High | Disable |
148 | CLBINPUTXBAR6 | High | Disable |
149 | CLBINPUTXBAR7 | High | Disable |
150 | CLBINPUTXBAR8 | High | Disable |
151 | CLBINPUTXBAR9 | High | Disable |
152 | CLBINPUTXBAR10 | High | Disable |
153 | CLBINPUTXBAR11 | High | Disable |
154 | CLBINPUTXBAR12 | High | Disable |
155 | CLBINPUTXBAR13 | High | Disable |
156 | CLBINPUTXBAR14 | High | Disable |
157 | CLBINPUTXBAR15 | High | Disable |
158 | CLBINPUTXBAR16 | High | Disable |
159 | SD3FLT1_COMPH_OR_COMPL | High | Disable |
160 | SD3FLT2_COMPH_OR_COMPL | High | Disable |
161 | SD3FLT3_COMPH_OR_COMPL | High | Disable |
162 | SD3FLT4_COMPH_OR_COMPL | High | Disable |
163 | SD4FLT1_COMPH_OR_COMPL | High | Disable |
164 | SD4FLT2_COMPH_OR_COMPL | High | Disable |
165 | SD4FLT3_COMPH_OR_COMPL | High | Disable |
166 | SD4FLT4_COMPH_OR_COMPL | High | Disable |
167 | FSIRXB_DATA_PKT_RCVD | High | Disable |
168 | FSIRXB_ERROR_PKT_RCVD | High | Disable |
169 | FSIRXB_PING_PKT_RCVD | High | Disable |
170 | FSIRXB_PING_TAG_MATCH | High | Disable |
171 | FSIRXB_DATA_TAG_MATCH | High | Disable |
172 | FSIRXB_ERROR_TAG_MATCH | High | Disable |
173 | FSIRXB_FRAME_DONE | High | Disable |
174 | FSIRXC_DATA_PKT_RCVD | High | Disable |
175 | FSIRXC_ERROR_PKT_RCVD | High | Disable |
176 | FSIRXC_PING_PKT_RCVD | High | Disable |
177 | FSIRXC_PING_TAG_MATCH | High | Disable |
178 | FSIRXC_DATA_TAG_MATCH | High | Disable |
179 | FSIRXC_ERROR_TAG_MATCH | High | Disable |
180 | FSIRXC_FRAME_DONE | High | Disable |
181 | FSIRXD_DATA_PKT_RCVD | High | Disable |
182 | FSIRXD_ERROR_PKT_RCVD | High | Disable |
183 | FSIRXD_PING_PKT_RCVD | High | Disable |
184 | FSIRXD_PING_TAG_MATCH | High | Disable |
185 | FSIRXD_DATA_TAG_MATCH | High | Disable |
186 | FSIRXD_ERROR_TAG_MATCH | High | Disable |
187 | FSIRXD_FRAME_DONE | High | Disable |
188 | CMPSS9_CTRIPH_OR_CTRIPL | High | Enable |
189 | CMPSS10_CTRIPH_OR_CTRIPL | High | Enable |
190 | CMPSS11_CTRIPH_OR_CTRIPL | High | Enable |
191 | TRACE_HIT_EVENT | High | Disable |
192 | CPU2_LCM_CMP_ERR | High | Disable |
193 | DMA_LCM_CMP_ERR | High | Disable |
194-255 | Reserved | Reserved | Reserved |