SPRUIZ1B July 2023 – August 2024 TMS320F28P650DH , TMS320F28P650DK , TMS320F28P650SH , TMS320F28P650SK , TMS320F28P659DH-Q1 , TMS320F28P659DK-Q1 , TMS320F28P659SH-Q1
The MCAN module is configured to allocate up to 1024 words in the Message RAM. The Message RAM has a width of 32 bits.
The address ranges of the Message RAMs is from 0x0005 9000 to 0x0005 9FFF and from 0x0005 B000 to 0x0005 BFFF.
The Message RAM is capable to include each of the sections listed in Figure 35-19. It is not necessary to configure each of the sections (a section in the Message RAM can be 0) and there is no restriction with respect to the sequence of the sections. For parity checking or ECC, a respective number of bits has to be added to each word. When the MCAN module addresses the Message RAM, the MCAN addresses 32-bit words. The start addresses are configurable and are 32-bit word addresses.
The element size can be configured for:
The Host CPU configures the following information in the Message RAM: