SPRUJ28E November 2021 – September 2024 AM68 , AM68A , TDA4AL-Q1 , TDA4VE-Q1 , TDA4VL-Q1
Clocks | |
Module Clock Input | Description |
OSPI_HCLK | MCU_FSS0_OSPI data transfer clock |
OSPI_PCLK | MCU_FSS0_OSPI configuration clock |
OSPI_RCLK | MCU_FSS0_OSPI Reference clock. Mux controlled by CTRLMMR_MCU_OSPI0_CLKSEL[0] CLK_SEL in Control Module (CTRL_MMR) |
Resets | |
Module Reset Input | Description |
MCU_FSS0_OSPI_RST | MCU_FSS0_OSPI reset |
Interrupt Requests | ||
Module Interrupt Signal | Description | Type |
MCU_FSS0_OSPI_LVL_INTR_0 | MCU_FSS0_OSPI interrupt | Level |
MCU_FSS0_OSPI_0_OSPI_ECC_CORR_LVL_INTR_0 | MCU_FSS0_OSPI ECC correctable error interrupt | Level |
MCU_FSS0_OSPI_0_OSPI_ECC_UNCORR_LVL_INTR_0 | MCU_FSS0_OSPI ECC uncorrectable error interrupt | Level |