SPRUJ28E November 2021 – September 2024 AM68 , AM68A , TDA4AL-Q1 , TDA4VE-Q1 , TDA4VL-Q1
All 3 alerts from the 7 (5 shown in sketch) temperature monitors are available as inputs of the mask and alert merging logic block of each voltage domain, such that the temperature monitors that are relevant to each voltage domain can be selected as the contributors to the generation of the 3 combined interrupts in each voltage domain (5 shown in sketch; 3 are present in the device). This logic is presented in Figure 5-8. The THERM_MAXTEMP_OUTRANGE_ALERT is not shown in this figure. Notice that the same temperature sensor can contribute to more than one voltage domain and each voltage domain can have multiple sensors contributing to the interrupt generation in that VD, see WKUP_VTM_VD_EVT_SET_j and WKUP_VTM_VD_EVT_CLR_j registers.
The interrupts are only active when the sensor is in continuous mode. A one-shot sampling of the sensor will not trigger any interrupts.
Table 5-25 presents the connection of VTM TEMPSENSOR registers groups to voltage domains.
Register Group | Voltage Domain |
WKUP_VTM_TMPSENS_*_0 | Near MCU_R5FSS in VDD_MCU |
WKUP_VTM_TMPSENS_*_1 | On VDD_MCU / VDD_CORE (DDR) boundary |
WKUP_VTM_TMPSENS_*_2 | Near CODEC in VDD_CORE |
WKUP_VTM_TMPSENS_*_3 | Near DPHYs in VDD_CORE |
WKUP_VTM_TMPSENS_*_4 | Near R5FSS on VDD_CPU / VDD_CORE boundary |
WKUP_VTM_TMPSENS_*_5 | Near A72 and GPU on VDD_CPU / VDD_CORE boundary |
WKUP_VTM_TMPSENS_*_6 | Near C7x and LPDDR4 on VDD_CPU / VDD_CORE (DDR) boundary |