SPRUJ28E November 2021 – September 2024 AM68 , AM68A , TDA4AL-Q1 , TDA4VE-Q1 , TDA4VL-Q1
This section describes the interfaces handled by the Display Subsystem.
The DSS is capable of driving multiple displays in parallel, through a combination of interfaces:
The pixel format mapping between the DISPC VP outputs and DPI, eDP, and DSI display peripherals varies depending on the interface used. The pixel bit color mapping for the DISPC VP outputs is as shown in Figure 12-289.
The pixel format support at a DISPC VP output when connected to each of the DPI, eDP, and DSI peripherals is as listed in Table 12-328.
Pixel Format | DISPC VP Output Pixel Format | DPI Parallel Out | DSI | eDP | |
---|---|---|---|---|---|
DSS0_VP_CONTROL [10-8] DATALINES Register Field Value |
DSI-DPI Interface | DSI-SDI Interface | |||
RGB565 | 0x1 | Supported | Supported | Supported | Not supported |
RGB666 | 0x2 | Supported | Supported | Supported | Not supported |
RGB888 | 0x3 | Supported | Supported | Supported | Not supported |
RGB101010 | 0x4 | Not supported | Supported | Not supported | Supported |
RGB121212 | 0x5 | Not supported | Supported | Not supported | Supported |
The DISPC VP outputs are connected to the display peripherals through the Merge-Split-Sync (MSS) block. For more details, see DISPC VP Merge-Split-Sync (MSS) Module.