There are up to spare
schedulers in each HTS instance. The key features of each spare scheduler are as
follows:
- Store LDC data into L3 memory
(SoC level MSMC SRAM) and grow line buffer for next trigger to MSC/NF
through spare schedulers.
- Help in inserting any
external host through spare schedulers.
- Capability to trigger DMA and
include pattern adapters to support block/line conversion control.
- Spare scheduler 0/1 :
Inserting external host
- Spare scheduler 2...7 :
Managing growing block to line buffer inside MSMC (L3 SRAM)