SPRUJ28E November 2021 – September 2024 AM68 , AM68A , TDA4AL-Q1 , TDA4VE-Q1 , TDA4VL-Q1
Table 12-602 provides details on the EDP_INTR[3:0] interrupt lines. Each of the interrupts listed in Table 12-602 has a corresponding set of memory-mapped interrupt registers (status/mask/clear).
Interrupt Bit | Source | Description | Status Register | Mask Register | Clear Register |
---|---|---|---|---|---|
[3] | DSC | DSC Enc1 interrupt event detected | EDP_CORE_ENC1_INT_STAT_P | EDP_CORE_ENC1_INT_MASK_P | EDP_CORE_ENC1_INT_CLR_P |
[2] | DSC Enc0 interrupt event detected | EDP_CORE_ENC0_INT_STAT_P | EDP_CORE_ENC0_INT_MASK_P | EDP_CORE_ENC0_INT_CLR_P | |
[1] | MHDPTX Controller | DPTX SIRQ - Secure APB domain interrupt event. Set when an interrupt in the status register is reported. | EDP_CORE_APB_STATUS_S | EDP_CORE_APB_INT_MASK_S | - |
[0] | DPTX PIRQ - General DPTX interrupt event. Set when an interrupt in the status register is reported. | EDP_CORE_APB_INT_STATUS_P | EDP_CORE_APB_INT_MASK_P | - |