SPRUJ28E November 2021 – September 2024 AM68 , AM68A , TDA4AL-Q1 , TDA4VE-Q1 , TDA4VL-Q1
Table 5-11 provides the device-level view with module asSoCiations to the clock, power, and voltage domains.
VD Name | PD Name | PD Index | LPSC Name | LPSC Index | PD can be disabled | Components controlled by LPSC |
---|---|---|---|---|---|---|
VD_core | GP_Core_CTL | 0 | LPSC_main_alwayson | 0 | No | COMPUTE_CLUSTER0_CORE_CORE, CPT2_AGGR1, CPT2_AGGR5, CPT2_AGGR2, CPT2_AGGR4, CPT2_AGGR3, CPT2_AGGR0, DCC0, DCC1, DCC2, DCC3, DCC4, DCC5, DCC6, DCC7, DCC8, DCC9, TIMER4, TIMER5, TIMER6, TIMER7, ESM0, GPIO0, NAVSS0_BCDMA_0, NAVSS0_CPTS_0, NAVSS0_INTR_0, NAVSS0_MAILBOX1_0, NAVSS0_MAILBOX1_1, NAVSS0_MAILBOX1_10, NAVSS0_MAILBOX1_11, NAVSS0_MAILBOX1_2, NAVSS0_MAILBOX1_3, NAVSS0_MAILBOX1_4, NAVSS0_MAILBOX1_5, NAVSS0_MAILBOX1_6, NAVSS0_MAILBOX1_7, NAVSS0_MAILBOX1_8, NAVSS0_MAILBOX1_9, NAVSS0_MAILBOX_0, NAVSS0_MAILBOX_1, NAVSS0_MAILBOX_10, NAVSS0_MAILBOX_11, NAVSS0_MAILBOX_2, NAVSS0_MAILBOX_3, NAVSS0_MAILBOX_4, NAVSS0_MAILBOX_5, NAVSS0_MAILBOX_6, NAVSS0_MAILBOX_7, NAVSS0_MAILBOX_8, NAVSS0_MAILBOX_9, NAVSS0_MCRC_0, NAVSS0_MODSS, NAVSS0_MODSS_INTA_0, NAVSS0_MODSS_INTA_1, NAVSS0_PROXY_0, NAVSS0_PVU_0, NAVSS0_PVU_1, NAVSS0_RINGACC_0, NAVSS0_SPINLOCK_0, NAVSS0_TIMERMGR_0, NAVSS0_TIMERMGR_1, NAVSS0_UDMAP_0, NAVSS0_UDMASS, NAVSS0_UDMASS_INTA_0, NAVSS0_VIRTSS |
VD_core | GP_Core_CTL | 0 | LPSC_main_test | 1 | No | - |
VD_core | GP_Core_CTL | 0 | LPSC_main_pbist | 2 | No | PBIST0, PBIST1, PBIST3, PBIST4 |
VD_core | GP_Core_CTL | 0 | LPSC_per_audio | 3 | No | MCASP0, MCASP1, MCASP2, MCASP3, MCASP4 |
VD_core | GP_Core_CTL | 0 | LPSC_PER_ATL | 4 | No | ATL0 |
VD_core | GP_Core_CTL | 0 | LPSC_PER_MLB | 5 | No | NAVSS0 |
VD_core | GP_Core_CTL | 0 | LPSC_PER_motor | 6 | No | ECAP0, ECAP1, ECAP2, EQEP0, EQEP1, EQEP2, EPWM0, EPWM1, EPWM2, EPWM3, EPWM4, EPWM5 |
VD_core | GP_Core_CTL | 0 | LPSC_PER_miscio | 7 | No | I2C0 |
VD_core | GP_Core_CTL | 0 | LPSC_PER_GPMC | 8 | No | ELM0, GPMC0 |
VD_core | GP_Core_CTL | 0 | LPSC_PER_VPFE | 9 | No | GPIO2, GPIO4, GPIO6, GTC0, MAIN2MCU_LVL_INTRTR0, MAIN2MCU_PLS_INTRTR0, TIMESYNC_INTRTR0, GPIOMUX_INTRTR0, CMPEVENT_INTRTR0 |
VD_core | GP_Core_CTL | 0 | LPSC_PER_VPE | 10 | No | - |
VD_core | GP_Core_CTL | 0 | LPSC_PER_spare0 | 11 | No | TIMER8, TIMER9, TIMER10, TIMER11, TIMER12, TIMER13, TIMER14, TIMER15, TIMER16, TIMER17, TIMER18, TIMER19 |
VD_core | GP_Core_CTL | 0 | LPSC_PER_spare1 | 12 | No | - |
VD_core | GP_Core_CTL | 0 | LPSC_main_debug | 13 | No | STM0, DEBUGSS_WRAP0, DEBUGSUSPENDRTR0 |
VD_core | GP_Core_CTL | 0 | LPSC_EMIF_DATA_0 | 14 | No | EMIF_DATA_0_VD |
VD_core | GP_Core_CTL | 0 | LPSC_EMIF_CFG_0 | 15 | No | DDR0 |
VD_core | GP_Core_CTL | 0 | LPSC_EMIF_DATA_1 | 16 | No | EMIF_DATA_1_VD |
VD_core | GP_Core_CTL | 0 | LPSC_EMIF_CFG_1 | 17 | No | DDR1 |
VD_CC | GP_Core_CTL | 0 | LPSC_PER_spare2 | 18 | No | - |
VD_CC | GP_Core_CTL | 0 | LPSC_CC_Top_PBIST | 19 | No | COMPUTE_CLUSTER0_PBIST_WRAP_0 |
VD_core | GP_Core_CTL | 0 | LPSC_USB_0 | 20 | No | USB0 |
VD_core | GP_Core_CTL | 0 | LPSC_USB_1 | 21 | No | VUSR_DUAL0 |
VD_core | GP_Core_CTL | 0 | LPSC_USB_2 | 22 | No | - |
VD_core | GP_Core_CTL | 0 | LPSC_MMC4b_0 | 23 | No | DEV_MMCSD1 |
VD_core | GP_Core_CTL | 0 | LPSC_MMC4b_1 | 24 | No | |
VD_core | GP_Core_CTL | 0 | LPSC_MMC8b_0 | 25 | No | MMCSD0 |
VD_core | GP_Core_CTL | 0 | LPSC_UFS_0 | 26 | No | - |
VD_core | GP_Core_CTL | 0 | LPSC_UFS_1 | 27 | No | - |
VD_core | GP_Core_CTL | 0 | LPSC_PCIe_0 | 28 | No | - |
VD_core | GP_Core_CTL | 0 | LPSC_PCIe_1 | 29 | No | PCIE1 |
VD_core | GP_Core_CTL | 0 | LPSC_PCIe_2 | 30 | No | - |
VD_core | GP_Core_CTL | 0 | LPSC_PCIe_3 | 31 | No | - |
VD_core | GP_Core_CTL | 0 | LPSC_SAUL | 32 | No | SA2_UL0 |
VD_core | GP_Core_CTL | 0 | LPSC_PER_I3C | 33 | No | - |
VD_core | PD_mcanss | 1 | LPSC_main_mcanss_0 | 34 | No | MCAN0 |
VD_core | PD_mcanss | 1 | LPSC_main_mcanss_1 | 35 | No | MCAN1 |
VD_core | PD_mcanss | 1 | LPSC_main_mcanss_2 | 36 | No | MCAN2 |
VD_core | PD_mcanss | 1 | LPSC_main_mcanss_3 | 37 | No | MCAN3 |
VD_core | PD_mcanss | 1 | LPSC_main_mcanss_4 | 38 | No | MCAN4, MCAN5, MCAN6, MCAN7, MCAN8, MCAN9 |
VD_core | PD_mcanss | 1 | LPSC_main_mcanss_5 | 39 | No | MCAN10, MCAN11, MCAN12, MCAN13, MCAN14, MCAN15, MCAN16, MCAN17 |
VD_core | PD_mcanss | 1 | LPSC_main_mcanss_6 | 40 | No | 0 |
VD_core | PD_mcanss | 1 | LPSC_main_mcanss_7 | 41 | No | MCSPI0, MCSPI1, MCSPI2, MCSPI3 |
VD_core | PD_mcanss | 1 | LPSC_main_mcanss_8 | 42 | No | MCSPI4, MCSPI5, MCSPI6, MCSPI7 |
VD_core | PD_mcanss | 1 | LPSC_main_mcanss_9 | 43 | No | UART0, UART1 |
VD_core | PD_mcanss | 1 | LPSC_main_mcanss_10 | 44 | No | UART2, UART3 |
VD_core | PD_mcanss | 1 | LPSC_main_mcanss_11 | 45 | No | UART4, UART5, UART6, UART7, UART8, UART9 |
VD_core | PD_mcanss | 1 | LPSC_main_mcanss_12 | 46 | No | I2C1, I2C2, I2C3 |
VD_core | PD_mcanss | 1 | LPSC_main_mcanss_13 | 47 | No | I2C4, I2C5, I2C6 |
VD_core | PD_DSS | 2 | LPSC_DSS | 48 | No | DSS0 |
VD_core | PD_DSS | 2 | LPSC_DSS_PBIST | 49 | No | PBIST5 |
VD_core | PD_DSS | 2 | LPSC_DSI | 50 | No | DSI0 |
VD_core | PD_DSS | 2 | LPSC_eDP_0 | 51 | No | DSS_EDP0 |
VD_core | PD_DSS | 2 | LPSC_eDP_1 | 52 | No | - |
VD_core | PD_DSS | 2 | LPSC_CSIRX_0 | 53 | No | CSI_RX_IF0 |
VD_core | PD_DSS | 2 | LPSC_CSIRX_1 | 54 | No | CSI_RX_IF1 |
VD_core | PD_DSS | 2 | LPSC_CSIRX_2 | 55 | No | - |
VD_core | PD_DSS | 2 | LPSC_CSITX_0 | 56 | No | CSI_TX_IF_V2_0 |
VD_core | PD_DSS | 2 | LPSC_TX_DPHY | 57 | No | DPHY_TX0 |
VD_core | PD_DSS | 2 | LPSC_CSIRX_PHY_0 | 58 | No | DPHY_RX0 |
VD_core | PD_DSS | 2 | LPSC_CSIRX_PHY_1 | 59 | No | DPHY_RX1 |
VD_core | PD_DSS | 2 | LPSC_CSIRX_PHY_2 | 60 | No | - |
VD_core | PD_ICSS | 3 | LPSC_ICSSG_0 | 61 | No | - |
VD_core | PD_ICSS | 3 | LPSC_ICSSG_1 | 62 | No | - |
VD_core | PD_9GSS | 4 | LPSC_9GSS | 63 | No | - |
VD_core | PD_SERDES_0 | 5 | LPSC_SERDES_0 | 64 | No | SERDES_10G0 |
VD_core | PD_SERDES_1 | 6 | LPSC_SERDES_1 | 65 | No | - |
VD_core | PD_SERDES_2 | 7 | LPSC_SERDES_2 | 66 | No | - |
VD_core | PD_SERDES_3 | 8 | LPSC_SERDES_3 | 67 | No | - |
VD_core | PD_SERDES_4 | 9 | LPSC_SERDES_4 | 68 | No | - |
VD_core | PD_SERDES_5 | 10 | LPSC_SERDES_5 | 69 | No | - |
VD_core | PD_timer | 11 | LPSC_Dmtimer_0 | 70 | No | TIMER0 |
VD_core | PD_timer | 11 | LPSC_Dmtimer_1 | 71 | No | TIMER1 |
VD_core | PD_timer | 11 | LPSC_Dmtimer_2 | 72 | No | TIMER2 |
VD_core | PD_timer | 11 | LPSC_Dmtimer_3 | 73 | No | TIMER3 |
VD_CC | PD_C71x_0 | 12 | LPSC_C71x_0 | 74 | Yes | COMPUTE_CLUSTER0_C71SS0_0, RTI16 |
VD_CC | PD_C71x_0 | 12 | LPSC_C71x_0_PBIST | 75 | Yes | C71X_0_PBIST_VD |
VD_CC | PD_C71x_1 | 13 | LPSC_C71x_1 | 76 | Yes | COMPUTE_CLUSTER0_C71SS0_1, RTI17 |
VD_CC | PD_C71x_1 | 13 | LPSC_C71x_1_PBIST | 77 | Yes | C71X_1_PBIST_VD |
VD_CC | PD_A72_cluster_0 | 14 | LPSC_A72_cluster_0 | 78 | Yes | A72SS0 |
VD_CC | PD_A72_cluster_0 | 14 | LPSC_A72_cluster_0_PBIST | 79 | Yes | - |
VD_CC | PD_A72_0 | 15 | LPSC_A72_0 | 80 | Yes | A72SS0_CORE0, RTI0 |
VD_CC | PD_A72_1 | 16 | LPSC_A72_1 | 81 | Yes | A72SS0_CORE1, RTI1 |
VD_CC | PD_A72_cluster_1 | 17 | LPSC_A72_cluster_1 | 82 | Yes | - |
VD_CC | PD_A72_cluster_1 | 17 | LPSC_A72_cluster_1_PBIST | 83 | Yes | - |
VD_CC | PD_A72_2 | 18 | LPSC_A72_2 | 84 | Yes | - |
VD_CC | PD_A72_3 | 19 | LPSC_A72_3 | 85 | Yes | - |
VD_core | PD_GPUCOM | 20 | LPSC_gpucom | 86 | Yes | GPU_BXS464_WRAP0_GPU_SS_0, RTI15 |
VD_core | PD_GPUCOM | 20 | LPSC_gpupbist | 87 | Yes | GPU_BXS464_WRAP0_DFT_EMBED_PBIST_0 |
VD_core | PD_GPUCORE | 21 | LPSC_gpucore | 88 | Yes | - |
VD_CC | PD_C66x_0 | 22 | LPSC_c66x_0 | 89 | Yes | - |
VD_CC | PD_C66x_0 | 22 | LPSC_c66x_pbist_0 | 90 | Yes | - |
VD_CC | PD_C66x_1 | 23 | LPSC_c66x_1 | 91 | Yes | - |
VD_CC | PD_C66x_1 | 23 | LPSC_c66x_pbist_1 | 92 | Yes | - |
VD_core | PD_Pulsar_0 | 24 | LPSC_Pulsar_0_R5_0 | 93 | Yes | R5FSS0_CORE0, RTI28 |
VD_core | PD_Pulsar_0 | 24 | LPSC_Pulsar_0_R5_1 | 94 | Yes | R5FSS0_CORE1, RTI29 |
VD_core | PD_Pulsar_0 | 24 | LPSC_Pulsar_pbist_0 | 95 | Yes | PBIST2 |
VD_core | PD_Pulsar_1 | 25 | LPSC_Pulsar_1_R5_0 | 96 | Yes | R5FSS1_CORE0, RTI30 |
VD_core | PD_Pulsar_1 | 25 | LPSC_Pulsar_1_R5_1 | 97 | Yes | R5FSS1_CORE1, RTI31 |
VD_core | PD_Pulsar_1 | 25 | LPSC_Pulsar_pbist_1 | 98 | Yes | PBIST10 |
VD_core | PD_decode | 26 | LPSC_decode_0 | 99 | Yes | - |
VD_core | PD_decode | 26 | LPSC_decode_pbist | 100 | Yes | - |
VD_core | PD_encode | 27 | LPSC_encode_0 | 101 | Yes | - |
VD_core | PD_encode | 27 | LPSC_encode_pbist | 102 | Yes | - |
VD_core | PD_DMPAC | 28 | LPSC_DMPAC | 103 | Yes | DMPAC0, DMPAC0_CTSET_0, DMPAC0_INTD_0 |
VD_core | PD_DMPAC | 28 | LPSC_SDE | 104 | Yes | DMPAC0_SDE_0 |
VD_core | PD_DMPAC | 28 | LPSC_DMPAC_PBIST | 105 | Yes | PBIST7 |
VD_core | PD_VPAC | 29 | LPSC_VPAC | 106 | Yes | VPAC0 |
VD_core | PD_VPAC | 29 | LPSC_VPAC_PBIST | 107 | Yes | PBIST8 |
VD_CC | PD_A72_CL0_2 | 30 | LPSC_A72_Clstr0_Core2 | 108 | Yes | - |
VD_CC | PD_A72_CL0_3 | 31 | LPSC_A72_Clstr0_Core3 | 109 | Yes | - |
VD_CC | PD_A72_CL1_2 | 32 | LPSC_A72_Clstr1_Core2 | 110 | Yes | - |
VD_CC | PD_A72_CL1_3 | 33 | LPSC_A72_Clstr1_Core3 | 111 | Yes | - |
VD_core | PD_VPAC_1 | 34 | LPSC_vpac_1 | 112 | Yes | - |
VD_core | PD_VPAC_1 | 34 | LPSC_vpac_1_pbist | 113 | Yes | - |
VD_core | PD_ENCODE_1 | 35 | LPSC_encode_1 | 114 | Yes | K3_VPU_WAVE521CL0 |
VD_core | PD_ENCODE_1 | 35 | LPSC_encode_1_pbist | 115 | Yes | PBIST11 |
VD_core | PD_DSI_1 | 36 | LPSC_CSITX_1 | 116 | No | CSI_TX_IF_V2_1, DSS_DSI1 |
VD_core | PD_DSI_1 | 36 | LPSC_TX_DPHY_1 | 117 | No | DPHY_TX1 |
VD_core | PD_DSI_1 | 36 | LPSC_dsi_1_pbist | 118 | No | - |
VD_core | PD_CPSW2 | 37 | LPSC_cpsw_2 | 119 | No | CPSW1 |
VD_core | PD_DDR2 | 38 | LPSC_emif_data_2 | 120 | No | - |
VD_core | PD_DDR2 | 38 | LPSC_emif_cfg_2 | 121 | No | - |
VD_core | PD_Pulsar_2 | 39 | LPSC_Pulsar_2_R5_0 | 122 | Yes | - |
VD_core | PD_Pulsar_2 | 39 | LPSC_Pulsar_2_R5_1 | 123 | Yes | - |
VD_core | PD_Pulsar_2 | 39 | LPSC_Pulsar_2_pbist | 124 | Yes | - |
VD_core | PD_SPARE4 | 40 | LPSC_spare_4 | 125 | Yes | - |
VD_core | PD_SPARE5 | 41 | LPSC_spare_5 | 126 | Yes | - |
VD_core | PD_SPARE6 | 42 | LPSC_spare_6 | 127 | Yes | - |
VD Name | PD Name | PD Index | LPSC Name | LPSC Index | PD can be disabled | Components controlled by LPSC |
---|---|---|---|---|---|---|
VD_wkup/mcu | GP_CORE_CTL_wkup | 0 | LPSC_wkup_alwayson | 0 | No | MCU_CPSW0, MCU_CPT2_AGGR0, MCU_DCC0, MCU_DCC1, MCU_DCC2, MCU_TIMER0, MCU_TIMER1, MCU_TIMER2, MCU_TIMER3, MCU_TIMER4, MCU_TIMER5, MCU_TIMER6, MCU_TIMER7, MCU_TIMER8, MCU_TIMER9, WKUP_ESM0, MCU_ESM0, MCU_FSS0_FSAS_0, MCU_FSS0_HYPERBUS1P0_0, MCU_FSS0_OSPI_0, MCU_FSS0_OSPI_1, WKUP_GPIOMUX_INTRTR0, WKUP_DDPA0, WKUP_VTM0, MCU_I2C0, MCU_I2C1, MCU_NAVSS0_INTR_ROUTER_0, MCU_NAVSS0_MCRC_0, MCU_NAVSS0_MODSS, MCU_NAVSS0_PROXY0, MCU_NAVSS0_RINGACC0, MCU_NAVSS0_UDMAP_0, MCU_NAVSS0_UDMASS, MCU_NAVSS0_UDMASS_INTA_0, MCU_SA3_SS0_DMSS_ECCAGGR_0, MCU_SA3_SS0_INTAGGR_0, MCU_SA3_SS0_PKTDMA_0, MCU_SA3_SS0_RINGACC_0, MCU_SA3_SS0_SA_UL_0, MCU_MCSPI0, MCU_MCSPI1, MCU_MCSPI2, MCU_UART0 |
VD_wkup/mcu | GP_CORE_CTL_wkup | 0 | LPSC_dmsc | 1 | No | |
VD_wkup/mcu | GP_CORE_CTL_wkup | 0 | LPSC_debug2dmsc | 2 | No | - |
VD_wkup/mcu | GP_CORE_CTL_wkup | 0 | LPSC_wkup_gpio | 3 | No | WKUP_GPIO0, WKUP_GPIO1, WKUP_I2C0, WKUP_UART0 |
VD_wkup/mcu | GP_CORE_CTL_wkup | 0 | LPSC_wkupmcu2main | 4 | No | WKUPMCU2MAIN_VD |
VD_wkup/mcu | GP_CORE_CTL_wkup | 0 | LPSC_main2wkupmcu | 5 | No | MAIN2WKUPMCU_VD |
VD_wkup/mcu | GP_CORE_CTL_wkup | 0 | LPSC_mcu_test | 6 | No | MCU_PBIST0, MCU_PBIST1 |
VD_wkup/mcu | GP_CORE_CTL_wkup | 0 | LPSC_mcu_debug | 7 | No | - |
VD_wkup/mcu | GP_CORE_CTL_wkup | 0 | LPSC_mcu_mcan_0 | 8 | No | MCU_MCAN0 |
VD_wkup/mcu | GP_CORE_CTL_wkup | 0 | LPSC_mcu_mcan_1 | 9 | No | MCU_MCAN1 |
VD_wkup/mcu | GP_CORE_CTL_wkup | 0 | LPSC_mcu_ospi_0 | 10 | No | MCU_FSS0_OSPI_0 |
VD_wkup/mcu | GP_CORE_CTL_wkup | 0 | LPSC_mcu_ospi_1 | 11 | No | MCU_FSS0_OSPI_1 |
VD_wkup/mcu | GP_CORE_CTL_wkup | 0 | LPSC_mcu_hyperbus | 12 | No | MCU_FSS0_HYPERBUS1P0_0 |
VD_wkup/mcu | GP_CORE_CTL_wkup | 0 | LPSC_MCU_I3C_0 | 13 | No | MCU_I3C0 |
VD_wkup/mcu | GP_CORE_CTL_wkup | 0 | LPSC_MCU_I3C_1 | 14 | No | MCU_I3C1 |
VD_wkup/mcu | GP_CORE_CTL_wkup | 0 | LPSC_mcu_adc_0 | 15 | No | MCU_ADC_0 |
VD_wkup/mcu | GP_CORE_CTL_wkup | 0 | LPSC_mcu_adc_1 | 16 | No | MCU_ADC_1 |
VD_wkup/mcu | GP_CORE_CTL_wkup | 0 | LPSC_wkup_spare0 | 17 | No | |
VD_wkup/mcu | GP_CORE_CTL_wkup | 0 | LPSC_wkup_spare1 | 18 | No | - |
VD_wkup/mcu | PD_MCU_Pulsar | 1 | LPSC_mcu_r5_0 | 19 | Yes | MCU_R5FSS0_CORE0, MCU_RTI0 |
VD_wkup/mcu | PD_MCU_Pulsar | 1 | LPSC_mcu_r5_1 | 20 | Yes | MCU_R5FSS0_CORE1, MCU_RTI1 |
VD_wkup/mcu | PD_MCU_Pulsar | 1 | LPSC_mcu_pulsar_pbist_0 | 21 | Yes | MCU_PBIST2 |