SPRUJ28E November 2021 – September 2024 AM68 , AM68A , TDA4AL-Q1 , TDA4VE-Q1 , TDA4VL-Q1
This section describes the DPHY_TX ports related to clocks and resets.
Clocks | |
Module Clock Input | Description |
DPHY_TX_CLK | DPHY_TX interface clock |
PSM_CLK | DPHY_TX reference clock |
IP1_PPI_K_M_TXCLKESC | DPHY_TX escape mode clock |
IP1_PPI_K_LN0_M_TXCLKESC | DPHY_TX escape mode clock for lane 0 for IP1_PPI |
IP1_PPI_K_LN1_M_TXCLKESC | DPHY_TX escape mode clock for lane 1 for IP1_PPI |
IP1_PPI_K_LN2_M_TXCLKESC | DPHY_TX escape mode clock for lane 2 for IP1_PPI |
IP1_PPI_K_LN3_M_TXCLKESC | DPHY_TX escape mode clock for lane 3 for IP1_PPI |
DPHY_REF_CLK | DPHY_TX reference clock. |
PPI_0_TXBYTECLKHS | DPHY_TX byte clock for IP1_PPI |
DPHY_0_RXCLKESC | DPHY_TX reverse escape mode recovered clock from lane 0 |
DPHY_TXBYTECLKHS | DPHY_TX byte clock for IP2_PPI |
Resets | |
Module Reset Input | Description |
DPHY_TX_RST | DPHY_TX reset |