SPRUJ28E November 2021 – September 2024 AM68 , AM68A , TDA4AL-Q1 , TDA4VE-Q1 , TDA4VL-Q1
Module Instance | Parameters | ||||
VINTR(1) | SEVI(2) | GEVI(3) | LEVI(4) | MEVI(5) | |
MCU_NAVSS0_UDMASS_INTR_AGGR0 | 256 | 1536 | 256 | 12 (4 + 8 external) | 128 |
4 local (LEVI) pulse interrupts are from the MCRC0 module.
If EVENT_PEND_INTR[3:0] needs to be converted to level interrupts, then UDMASS_INTR_AGGR0 can be used to generate events to the PSILSS. PSILSS would route events back to the interrupt aggregator to be turned into level output interrupts.
See the Interrupts (inputs) sheet of the Appendix Spreadsheet for the MCU NAVSS UDMASS Interrupt Aggregator (MCU_NAVSS0_UDMASS_INTA_0) Input Mappings, and the Interrupts (outputs) sheet for the connections of the MCU NAVSS UDMASS Interrupt Aggregator (MCU_NAVSS0_UDMASS_INTA_0) Outputs.