SPRUJ28E November 2021 – September 2024 AM68 , AM68A , TDA4AL-Q1 , TDA4VE-Q1 , TDA4VL-Q1
The NF node scheduler comprises 1 consumer socket and 1 producer socket. On consumer side, it is either connected to the DMA producer scheduler or the LDC output. On producer socket, it is only connected to the DMA consumer scheduler.
The consumer socket is mapped to:
The producer sockets are mapped to the following output buffer:
Pipeline #n (n = 0, …, 6 configurable) is mapped to this scheduler. When a scheduler is enabled, the DMA producer scheduler triggers UTC data loading from the DDR memory into SL2 memory. Once data is available inside the SL2 memory, the NF scheduler starts a NF thread. Prior to starting a NF thread, the buffer availability to write output data is checked.
When the NF needs to run in the same pipeline as LDC, then the pipeline number must be same as of the LDC. The consumer socket needs to be connnected to the LDC output (p1).