SPRUJ28E November 2021 – September 2024 AM68 , AM68A , TDA4AL-Q1 , TDA4VE-Q1 , TDA4VL-Q1
The SL2 memory subsystem implements an interconnect with a fixed priority scheme for accessing the memory banks. The slaves are LS banked. The master side (initiator) priority order is as follows (with 0 being the highest):
The SL2 memory does not implement ECC, as it contains mostly pixel data.
The output of the LDC is block (2D). The NF block as well as the MSC, however, are working with lines (1D). An automatic block (2D) to line (1D) conversion is implemented in the HW through a pattern adapter, without any dedicated logic.