SPRUJ28E November 2021 – September 2024 AM68 , AM68A , TDA4AL-Q1 , TDA4VE-Q1 , TDA4VL-Q1
Table 10-112 shows the RINGACC configuration parameters in this SoC.
Module Instance | Parameters | ||
Ring Count | Number of Monitors | Proxy Target Base | |
NAVSS0_RINGACC0 | 1024 | 32 | 0x000038000000 |
MCU_NAVSS0_UDMASS_RINGACC0 | 286 | 32 | 0x00002B000000 |
Table 10-113 shows the MSRAM configuration parameters set during SoC design. MSRAM0 is accessible only from the ring accelerator (DST port).
Module Instance | Parameters | ||
Depth | Width | Base Address | |
NAVSS0_MSRAM0 | 4096 | 128 | 0x000030000000 |
MCU_NAVSS0_UDMASS_MSRAM0 | 3594 | 64 | 0x000028000000 |
MCU_NAVSS0_UDMASS_MSRAM1 | 4096 | 64 | 0x000028010000 |