SPRUJ28E November 2021 – September 2024 AM68 , AM68A , TDA4AL-Q1 , TDA4VE-Q1 , TDA4VL-Q1
Table 10-222 shows the differences between the SoC level DRUs and the rest DRUs in the device. The rest of the features and functionality is same as described in Section 10.4.1 and Section 10.4.3.
Feature | SoC Level DRUs | DMPAC_UTC_DRU | VPAC_UTC0_RT_DRU, VPAC_UTC1_NRT_DRU |
---|---|---|---|
Cache warm support | Y | Y | N |
Atomic direct TR submission | Y | N | N |
Nonatomic TR submission register sets | 3 | 0 | 0 |
Data reformat functions | Transpose | None | None |
Minimum transpose size | 32 bits | N/A | N/A |
Embedded firewall | Y | Y | N |
Event generation | Encoded | Bit vector | Bit vector |