SPRUJ28E November 2021 – September 2024 AM68 , AM68A , TDA4AL-Q1 , TDA4VE-Q1 , TDA4VL-Q1
This section describes the CSI_RX_IF ports related to clocks, resets, and hardware requests.
Clocks | |
Module Clock Input | Description |
CSI_RX_MAIN_CLK | Main functional clock. |
CSI_RX_VBUS_CLK | The VBUS clock runs at always half the speed of the CSI_RX_MAIN_CLK. |
CSI_RX_VP_CLK | Video port interface clock. It must run at the same speed or higher than the CSI_RX_MAIN_CLK. It can be async to the CSI_RX_MAIN_CLK clock. However, it must be sync to VPAC video clock. |
CSI_RX_BYTE_CLK | The byte clock is the clock supplied by the DPHY_RX. |
Resets | |
Module Reset Input | Description |
CSI_RX_RST | Asynchronous module global reset, driving all collater asynchronous resets of the 4 clock domains to the low state. |
Interrupt Requests | ||
Module Interrupt Signal | Description | Type |
CSI_RX_IF_CSI_ERR_IRQ_0 | Stream error detected. The CSI_RX_IF will detect the error condition and capture the associated VC, DT and WC information for the packet header before generating an error interrupt flag on CSI_RX_CSI_ERR_IRQ. | Level |
CSI_RX_IF_CSI_IRQ_0 | Global interrupt that various resynchronized sources converge into interrupt generation. | Level |
CSI_RX_IF_CSI_LEVEL_0 | PSI_L fifo overflow or VP0/VP1 frame/line mismatch | Level |
CSI_RX_IF_CORR_LEVEL_0 | This interrupt is for checking the interface signals of the CSI_RX_IF controller for parity. | Level |
CSI_RX_IF_CSI_FATAL_0 | ASF port fatal interrupt. Level sensitive. | Level |
CSI_RX_IF_CSI_NONFATAL_0 | ASF port non-fatal interrupt. Level sensitive. | Level |
CSI_RX_IF_UNCORR_LEVEL_0 | This interrupt is for checking the interface signals of the CSI_RX_IF controller for parity. | Level |