SPRUJ28E November 2021 – September 2024 AM68 , AM68A , TDA4AL-Q1 , TDA4VE-Q1 , TDA4VL-Q1
Table 4-50 summarizes the ROM code settings used to configure MCU_PLL0, MCU_PLL2, Main PLL0, and Main PLL3 for the supported input clocks.
2000 MHz VCO frequency | |||||||
---|---|---|---|---|---|---|---|
Ref clk | Refdiv | Pfd freq | Fbdiv | Frac | Vco | Delta | Postdiv |
19.2 | 1 | 19.2 | 104 | 2796203 | 2000 | 3.97×10-8 | 0 or 1 |
20 | 1 | 20 | 100 | 0 | 2000 | 0 | 0 or 1 |
24 | 1 | 24 | 83 | 5592405 | 2000 | 1.99×10-8 | 0 or 1 |
25 | 1 | 25 | 80 | 0 | 2000 | 0 | 0 or 1 |
26 | 1 | 26 | 76 | 15486661 | 2000 | 5.50×10-8 | 0 or 1 |
27 | 1 | 27 | 74 | 1242757 | 2000 | 4.42×10-8 | 0 or 1 |