SPRUJ28E November 2021 – September 2024 AM68 , AM68A , TDA4AL-Q1 , TDA4VE-Q1 , TDA4VL-Q1
The data routing is based on a system address of the SL2 memory. This is a 256-bit interconnect. The LDC read interface directly connects to AC internal CBASS.
The SL2 master port of this interconnect implements a 512-bit width adaptor. In other words, the write accesses to the SL2 master port accumulate two consecutive 256 bits data phases, pack them to form a 512 bits word and then write it into SL2 memory. The read accesses on this port, on the other hand, are split into two 256 bits data phases before being sent to the requestor port.
The data routing interconnect has four masters on both VPAC SL2 side and on the external VBUSM side.