SPRUJ28E November 2021 – September 2024 AM68 , AM68A , TDA4AL-Q1 , TDA4VE-Q1 , TDA4VL-Q1
The goal of the basic high-level programming model is to introduce a top-down approach to users that need to configure the GPMC module.
Figure 6-111 and Table 12-190 through Table 12-191 show a programming model top-level diagram for the GPMC, and a description of each step. Each block of the diagram is described in one of the following sections through a set of registers to configure.
Step | Description |
---|---|
NOR Memory Type | See Table 12-192. |
NOR Chip-Select Configuration | See Table 12-193. |
NOR Timings Configuration | See Table 12-194. |
WAIT Pin Configuration | See Table 12-202. |
Enable Chip-Select | See Table 12-203. |
Step | Description |
---|---|
NAND Memory Type | See Table 12-197. |
NAND Chip-Select Configuration | See Table 12-198. |
Write Operations (Asynchronous) | See Table 12-199. |
Read Operations (Asynchronous) | See Table 12-199. |
ECC Engine | See Table 12-200. |
Prefetch and Write-Posting Engine | See Table 12-201. |
WAIT Pin Configuration | See Table 12-202. |
Enable Chip-Select | See Table 12-203. |